



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Detuns                     |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I²C, UART/USART                                                            |
| Peripherals                | LVD, POR, PWM, WDT                                                              |
| Number of I/O              | 14                                                                              |
| Program Memory Size        | 4KB (4K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 512 x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 20-LSSOP (0.173", 4.40mm Width)                                                 |
| Supplier Device Package    | 20-LSSOP                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10367asp-x0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

<R>

#### 1.2 List of Part Numbers



#### Figure 1-1. Part Number, Memory Size, and Package of RL78/G12

Notes 1. For details about the differences between the R5F102 products and the R5F103 products of RL78/G12, see 1.1 Differences between the R5F102 Products and the R5F103 Products.

2. Products only for "A: Consumer applications ( $T_A = -40$  to  $+85^{\circ}C$ )" and "D: Industrial applications ( $T_A = -40$  to  $+85^{\circ}C$ )"



#### 1.4.2 24-pin products

<R> • 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch)



Note Provided only in the R5F102 products.

Remarks 1. For pin identification, see 1.5 Pin Identification.

- 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR).
- 3. It is recommended to connect an exposed die pad to Vss.



#### 1.4.3 30-pin products

• 30-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch)



Note Provided only in the R5F102 products.

**Caution** Connect the REGC pin to Vss via capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.5 Pin Identification.

2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR).



# 2.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings (TA = 25°C)

| Parameter                                    | Symbols |                    | Conditions                                                                                                                                         | Ratings                                                                | Unit |
|----------------------------------------------|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|
| Supply Voltage                               | VDD     |                    |                                                                                                                                                    | -0.5 to + 6.5                                                          | V    |
| REGC terminal input voltage <sup>Note1</sup> | VIREGC  | REGC               |                                                                                                                                                    | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> + 0.3<br><sub>Note 2</sub> | V    |
| Input Voltage                                | VI1     | Other than P60, F  | 261                                                                                                                                                | $-0.3$ to V <sub>DD</sub> + $0.3^{Note 3}$                             | V    |
|                                              | VI2     | P60, P61 (N-ch o   | pen drain)                                                                                                                                         | -0.3 to 6.5                                                            | V    |
| Output Voltage                               | Vo      |                    |                                                                                                                                                    | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 3</sup>                        | V    |
| Analog input voltage                         | VAI     | 20-, 24-pin produ  | cts: ANI0 to ANI3, ANI16 to ANI22                                                                                                                  | -0.3 to V <sub>DD</sub> + 0.3                                          | V    |
|                                              |         | 30-pin products: A | ANIO to ANI3, ANI16 to ANI19                                                                                                                       | and –0.3 to<br>AVREF(+)+0.3 <sup>Notes 3, 4</sup>                      |      |
| Output current, high                         | Іон1    | Per pin            | Other than P20 to P23                                                                                                                              | -40                                                                    | mA   |
|                                              |         | Total of all pins  | All the terminals other than P20 to P23                                                                                                            | -170                                                                   | mA   |
|                                              |         |                    | 20-, 24-pin products: P40 to P42                                                                                                                   | -70                                                                    | mA   |
|                                              |         |                    | 30-pin products: P00, P01, P40, P120                                                                                                               |                                                                        |      |
|                                              |         |                    | 20-, 24-pin products: P00 to P03 <sup>Note 5</sup> ,<br>P10 to P14<br>30-pin products: P10 to P17, P30, P31,<br>P50, P51, P147                     | -100                                                                   | mA   |
|                                              | Іон2    | Per pin            | P20 to P23                                                                                                                                         | -0.5                                                                   | mA   |
|                                              |         | Total of all pins  |                                                                                                                                                    | -2                                                                     | mA   |
| Output current, low                          | IOL1    | Per pin            | Other than P20 to P23                                                                                                                              | 40                                                                     | mA   |
|                                              |         | Total of all pins  | All the terminals other than P20 to P23                                                                                                            | 170                                                                    | mA   |
|                                              |         |                    | 20-, 24-pin products: P40 to P42<br>30-pin products: P00, P01, P40, P120                                                                           | 70                                                                     | mA   |
|                                              |         |                    | 20-, 24-pin products: P00 to P03 <sup>Note 5</sup> ,<br>P10 to P14, P60, P61<br>30-pin products: P10 to P17, P30, P31,<br>P50, P51, P60, P61, P147 | 100                                                                    | mA   |
|                                              | IOL2    | Per pin            | P20 to P23                                                                                                                                         | 1                                                                      | mA   |
|                                              |         | Total of all pins  | 7                                                                                                                                                  | 5                                                                      | mA   |
| Operating ambient temperature                | TA      |                    |                                                                                                                                                    | -40 to +85                                                             | °C   |
| Storage temperature                          | Tstg    |                    |                                                                                                                                                    | -65 to +150                                                            | °C   |

Notes 1. 30-pin product only.

- 2. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value determines the absolute maximum rating of the REGC pin. Do not use it with voltage applied.
- **3.** Must be 6.5 V or lower.
- 4. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.
- **5.** 24-pin products only.
- **Caution** Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.** AVREF(+) : + side reference voltage of the A/D converter.
  - 3. Vss : Reference voltage



(1/2)

#### (2) 30-pin products

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

| Parameter      | Symbol |           |                                              | Conditions                                  |                                    |                         | MIN.              | TYP. | MAX. | Unit |    |
|----------------|--------|-----------|----------------------------------------------|---------------------------------------------|------------------------------------|-------------------------|-------------------|------|------|------|----|
| Supply         | IDD1   | Operating | , U I                                        | $f_{\text{IH}} = 24 \; MHz^{\text{Note 3}}$ | Basic                              | $V_{DD} = 5.0 V$        |                   | 1.5  |      | mA   |    |
| current Note 1 |        | mode      | main) mode <sup>Note 4</sup>                 |                                             | operation                          | $V_{DD} = 3.0 V$        |                   | 1.5  |      |      |    |
|                |        |           |                                              |                                             | Normal                             | $V_{DD} = 5.0 V$        |                   | 3.7  | 5.5  | mA   |    |
|                |        |           |                                              |                                             | operation                          | V <sub>DD</sub> = 3.0 V |                   | 3.7  | 5.5  |      |    |
|                |        |           |                                              | $f_{\text{IH}} = 16 \; MHz^{\text{Note 3}}$ |                                    | $V_{DD} = 5.0 V$        |                   | 2.7  | 4.0  | mA   |    |
|                |        |           |                                              |                                             |                                    | V <sub>DD</sub> = 3.0 V |                   | 2.7  | 4.0  |      |    |
|                |        |           | LS (Low-speed                                | $f_{\text{IH}} = 8 \; MHz^{\text{Note 3}}$  |                                    | $V_{DD} = 3.0 V$        |                   | 1.2  | 1.8  | mA   |    |
|                |        |           | main) mode <sup>Note 4</sup>                 |                                             |                                    | V <sub>DD</sub> = 2.0 V |                   | 1.2  | 1.8  |      |    |
|                |        |           | HS (High-speed                               | $f_{MX} = 20 \text{ MHz}^{Note 2},$         |                                    | Square wave input       |                   | 3.0  | 4.6  | mA   |    |
|                |        |           | main) mode <sup>Note4</sup>                  | $V_{DD} = 5.0 \text{ V}$                    |                                    | Resonator connection    |                   | 3.2  | 4.8  |      |    |
|                |        |           |                                              | $f_{MX} = 20 \text{ MHz}^{Note 2},$         |                                    | Square wave input       |                   | 3.0  | 4.6  | mA   |    |
|                |        | l         |                                              | $V_{DD} = 3.0 \text{ V}$                    |                                    | Resonator connection    |                   | 3.2  | 4.8  |      |    |
|                |        |           |                                              | $f_{MX} = 10 \text{ MHz}^{Note 2},$         |                                    | Square wave input       |                   | 1.9  | 2.7  | mA   |    |
|                |        |           |                                              | $V_{DD} = 5.0 V$                            |                                    | Resonator connection    |                   | 1.9  | 2.7  |      |    |
|                |        |           |                                              | $f_{MX} = 10 \text{ MHz}^{Note 2},$         |                                    | Square wave input       |                   | 1.9  | 2.7  | mA   |    |
|                |        |           |                                              | $V_{DD} = 3.0 V$                            |                                    | Resonator connection    |                   | 1.9  | 2.7  |      |    |
|                |        |           | LS (Low-speed<br>main) mode <sup>Note4</sup> | LS (Low-speed                               | $f_{MX} = 8 \text{ MHz}^{Note 2},$ | ]                       | Square wave input |      | 1.1  | 1.7  | mA |
|                |        |           |                                              | $V_{DD} = 3.0 \text{ V}$                    |                                    | Resonator connection    |                   | 1.1  | 1.7  |      |    |
|                |        |           |                                              |                                             | $f_{MX} = 8 \text{ MHz}^{Note 2},$ |                         | Square wave input |      | 1.1  | 1.7  | mA |
|                |        |           |                                              | $V_{DD} = 2.0 V$                            |                                    | Resonator connection    |                   | 1.1  | 1.7  |      |    |

**Notes 1.** Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.

- 2. When high-speed on-chip oscillator clock is stopped.
- 3. When high-speed system clock is stopped
- 4. Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS(High speed main) mode:  $V_{DD} = 2.7 \text{ V}$  to 5.5 V @1 MHz to 24 MHz  $V_{DD} = 2.4 \text{ V}$  to 5.5 V @1 MHz to 16 MHz

LS(Low speed main) mode:  $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V} @1 \text{ MHz to } 8 \text{ MHz}$ 

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: high-speed on-chip oscillator clock frequency
  - **3.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$ .



### 2.4 AC Characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Items                                                      | Symbol       |                                                       | Condition                       | IS                                    | MIN.           | TYP. | MAX. | Unit |
|------------------------------------------------------------|--------------|-------------------------------------------------------|---------------------------------|---------------------------------------|----------------|------|------|------|
| Instruction cycle (minimum                                 | Тсч          | Main system                                           | HS (High-                       | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.04167        |      | 1    | μS   |
| instruction execution time)                                |              | clock (fMAIN)<br>operation                            | speed main)<br>mode             | $2.4~V \leq V_{\text{DD}} < 2.7~V$    | 0.0625         |      | 1    | μS   |
|                                                            |              |                                                       | LS (Low-<br>speed main)<br>mode | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.125          |      | 1    | μS   |
|                                                            |              | During self                                           | HS (High-                       | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.04167        |      | 1    | μS   |
|                                                            |              | programming                                           | speed main)<br>mode             | $2.4~V \leq V_{\text{DD}} < 2.7~V$    | 0.0625         |      | 1    | μS   |
|                                                            |              |                                                       | LS (Low-<br>speed main)<br>mode | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.125          |      | 1    | μS   |
| External main system clock                                 | fex          | $2.7 \text{ V} \leq V_{\text{DD}} \leq 5.5 \text{ V}$ |                                 |                                       | 1.0            |      | 20.0 | MHz  |
| frequency                                                  |              | $2.4~V \leq V_{\text{DD}} < 2.7~V$                    |                                 |                                       | 1.0            |      | 16.0 | MHz  |
|                                                            |              | $1.8~V \leq V_{\text{DD}} < 2.4~V$                    |                                 |                                       | 1.0            |      | 8.0  | MHz  |
| External main system clock                                 | texн, tex∟   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                 |                                 |                                       | 24             |      |      | ns   |
| input high-level width, low-<br>level width                |              | $2.4~V \leq V_{DD} < 2.7~V$                           |                                 |                                       | 30             |      |      | ns   |
|                                                            |              | $1.8 \ V \leq V_{\text{DD}} < 2.4 \ V$                |                                 |                                       | 60             |      |      | ns   |
| TI00 to TI07 input high-level width, low-level width       | t⊓∺, t⊓∟     |                                                       |                                 |                                       | 1/fмск +<br>10 |      |      | ns   |
| TO00 to TO07 output                                        | fто          | $4.0~V \leq V_{\text{DD}} \leq 5$                     | .5 V                            |                                       |                |      | 12   | MHz  |
| frequency                                                  |              | $2.7~V \leq V_{\text{DD}} < 4$                        |                                 |                                       | 8              | MHz  |      |      |
|                                                            |              | $1.8~V \leq V_{\text{DD}} < 2.7~V$                    |                                 |                                       |                |      | 4    | MHz  |
| PCLBUZ0, or PCLBUZ1                                        | <b>f</b> PCL | $4.0~V \leq V_{\text{DD}} \leq 5$                     | .5 V                            |                                       |                |      | 16   | MHz  |
| output frequency                                           |              | $2.7~V \leq V_{\text{DD}} < 4.0~V$                    |                                 |                                       |                |      | 8    | MHz  |
|                                                            |              | $1.8 \ V \leq V_{\text{DD}} < 2.7 \ V$                |                                 |                                       |                |      | 4    | MHz  |
| INTP0 to INTP5 input high-<br>level width, low-level width | tın⊤н, tın⊤∟ |                                                       |                                 |                                       | 1              |      |      | μS   |
| KR0 to KR9 input available width                           | tкя          |                                                       |                                 |                                       | 250            |      |      | ns   |
| RESET low-level width                                      | tRSL         |                                                       |                                 |                                       | 10             |      |      | μs   |

Remark fMCK: Timer array unit operation clock frequency

(Operation clock to be set by the timer clock select register 0 (TPS0) and the CKS0n bit of timer mode register 0n (TMR0n). n: Channel number (n = 0 to 7))



#### Minimum Instruction Execution Time during Main System Clock Operation



When the high-speed on-chip oscillator clock is selected During self programming When high-speed system clock is selected \_ \_ \_

\_ . \_ .

TCY vs VDD (LS (low-speed main) mode)



When the high-speed on-chip oscillator clock is selected

--- During self programming ---. When high-speed system clock is selected



19

25

25

25

19

25

25

25

ns

ns

ns

ns

Delay time from

SOp output Note 1

SCKp↑ to

tkso1

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ Parameter Symbol Conditions HS (high-speed LS (low-speed Unit main) Mode main) Mode MIN. MAX. MIN. MAX. SIp setup time  $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ 44 tsik1 110 ns (to SCKp↓) Note 1  $C_{\text{b}}=30 \text{ pF}, \text{ R}_{\text{b}}=1.4 \text{ k}\Omega$  $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ 44 110 ns  $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ 1.8 V  $\leq$  V\_{DD} < 3.3 V, 1.6 V  $\leq$  V\_b  $\leq$  2.0 V  $^{\text{Note 2}},$ 110 110 ns  $C_b = 30 \text{ pF}, \text{ } \text{R}_b = 5.5 \text{ } \text{k}\Omega$ Slp hold time 4.0 V  $\leq$  V\_{DD}  $\leq$  5.5 V, 2.7 V  $\leq$  V\_b  $\leq$  4.0 V, 19 tksi1 19 ns (from SCKp $\downarrow$ ) <sup>Note 1</sup>  $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega$  $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ 19 19 ns  $C_b = 30 \text{ pF}, \text{ } \text{R}_b = 2.7 \text{ } \text{k}\Omega$ 

 $1.8 \text{ V} \le V_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le V_{\text{b}} \le 2.0 \text{ V}^{\text{Note 2}},$ 

 $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ 

 $2.7~V \leq V_{\text{DD}} < 4.0~V,\, 2.3~V \leq V_{\text{b}} \leq 2.7~V,$ 

 $1.8 \text{ V} \le V_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le V_{b} \le 2.0 \text{ V}^{\text{Note 2}},$ 

 $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ 

 $C_b = 30 \text{ pF}, R_b = 1.4 \text{ } \text{k}\Omega$ 

 $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ 

 $C_{\text{b}}=30 \text{ pF}, \text{ } \text{R}_{\text{b}}=5.5 \text{ } \text{k}\Omega$ 

(8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock

output) (3/3) (T\_1 = 40 to 180 (180 (180 (180 (180 ))

- **Notes 1.** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. **2.** Use it with  $V_{DD} \ge V_b$ .
- Cautions 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SOp pin and SCKp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.
  - 2. CSI01 and CSI11 cannot communicate at different potential.
- **Remarks 1.** R<sub>b</sub> [Ω]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub> [V]: Communication line voltage
  - **2.** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)

#### CSI mode connection diagram (during communication at different potential)





#### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



- **Remarks 1.** R<sub>b</sub> [Ω]: Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub> [F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub> [V]: Communication line voltage
  - **2.** r: IIC Number (r = 00, 20)
  - fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).
    m: Unit number (m = 0,1), n: Channel number (n = 0))
  - 4. Simplified  $l^2$ C mode is supported only by the R5F102 products.



| LVD detection voltage of interrupt & reset n                     | node  |
|------------------------------------------------------------------|-------|
| $(T_{4} - 10 t_{0} + 85^{\circ}C)$ Van $< Van < 5.5 V$ Van $= ($ | N 1/1 |

| Parameter           | Symbol         |        | Con                        | MIN.                         | TYP. | MAX. | Unit |   |
|---------------------|----------------|--------|----------------------------|------------------------------|------|------|------|---|
| Interrupt and reset | VLVDB0         | VPOC2, | VPOC1, VPOC0 = 0, 0, 1, fa | 1.80                         | 1.84 | 1.87 | V    |   |
| mode                | VLVDB1         |        | LVIS1, LVIS0 = 1, 0        | Rising reset release voltage | 1.94 | 1.98 | 2.02 | V |
|                     |                |        |                            | Falling interrupt voltage    | 1.90 | 1.94 | 1.98 | V |
|                     | VLVDB2         |        | LVIS1, LVIS0 = 0, 1        | Rising reset release voltage | 2.05 | 2.09 | 2.13 | V |
|                     |                |        |                            | Falling interrupt voltage    | 2.00 | 2.04 | 2.08 | V |
|                     | VLVDB3         |        | LVIS1, LVIS0 = 0, 0        | Rising reset release voltage | 3.07 | 3.13 | 3.19 | V |
|                     |                |        |                            | Falling interrupt voltage    | 3.00 | 3.06 | 3.12 | V |
|                     | VLVDC0         | VPOC2, | VPOC1, VPOC0 = 0, 1, 0, fa | ling reset voltage           | 2.40 | 2.45 | 2.50 | V |
|                     | VLVDC1         |        | LVIS1, LVIS0 = 1, 0        | Rising reset release voltage | 2.56 | 2.61 | 2.66 | V |
|                     |                |        |                            | Falling interrupt voltage    | 2.50 | 2.55 | 2.60 | V |
|                     | VLVDC2         |        | LVIS1, LVIS0 = 0, 1        | Rising reset release voltage | 2.66 | 2.71 | 2.76 | V |
|                     |                |        |                            | Falling interrupt voltage    | 2.60 | 2.65 | 2.70 | V |
|                     | VLVDC3         |        | LVIS1, LVIS0 = 0, 0        | Rising reset release voltage | 3.68 | 3.75 | 3.82 | V |
|                     |                |        |                            | Falling interrupt voltage    | 3.60 | 3.67 | 3.74 | V |
|                     | VLVDD0         | VPOC2, | VPOC1, VPOC1 = 0, 1, 1, fa | ling reset voltage           | 2.70 | 2.75 | 2.81 | V |
|                     | VLVDD1         |        | LVIS1, LVIS0 = 1, 0        | Rising reset release voltage | 2.86 | 2.92 | 2.97 | V |
|                     |                |        |                            | Falling interrupt voltage    | 2.80 | 2.86 | 2.91 | V |
|                     | VLVDD2         |        | LVIS1, LVIS0 = 0, 1        | Rising reset release voltage | 2.96 | 3.02 | 3.08 | V |
|                     |                |        |                            | Falling interrupt voltage    | 2.90 | 2.96 | 3.02 | V |
|                     | <b>V</b> LVDD3 |        | LVIS1, LVIS0 = 0, 0        | Rising reset release voltage | 3.98 | 4.06 | 4.14 | V |
|                     |                |        |                            | Falling interrupt voltage    | 3.90 | 3.98 | 4.06 | V |

#### 2.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}C, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

**Caution** Make sure to keep the internal reset state by the LVD circuit or an external reset until V<sub>DD</sub> reaches the operating voltage range shown in 28.4 AC Characteristics.



# <R> 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C)

<R> This chapter describes the following electrical specifications.

Target products G: Industrial applications  $T_A = -40$  to  $+105^{\circ}C$ 

<R> R5F102xxGxx

- **Cautions 1.** The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product.
  - **3.** Please contact Renesas Electronics sales office for derating of operation under  $T_A = +85^{\circ}C$  to  $+105^{\circ}C$ . Derating is the systematic reduction of load for the sake of improved reliability.

# Remark When the RL78 microcontroller is used in the range of T<sub>A</sub> = -40 to +85 °C, see CHAPTER 28 <R> ELECTRICAL SPECIFICATIONS (A: T<sub>A</sub> = -40 to +85 °C).

There are following differences between the products "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}C$ )" and the products "A: Consumer applications, and D: Industrial applications".

| Parameter                           | Арр                                                     | lication                                                    |
|-------------------------------------|---------------------------------------------------------|-------------------------------------------------------------|
|                                     | A: Consumer applications,<br>D: Industrial applications | G: Industrial applications                                  |
| Operating ambient temperature       | T <sub>A</sub> = -40 to +85°C                           | T <sub>A</sub> = -40 to +105°C                              |
| Operating mode                      | HS (high-speed main) mode:                              | HS (high-speed main) mode only:                             |
| Operating voltage range             | $2.7~V \leq V_{\text{DD}} \leq 5.5~V@1~MHz$ to 24 MHz   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ @ 1 MHz to 24 MHz     |
|                                     | 2.4 V $\leq$ V_{DD} $\leq$ 5.5 V@1 MHz to 16 MHz        | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ @1 MHz to 16 MHz      |
|                                     | LS (low-speed main) mode:                               |                                                             |
|                                     | 1.8 V $\leq$ V_{DD} $\leq$ 5.5 V@1 MHz to 8 MHz         |                                                             |
| High-speed on-chip oscillator clock | R5F102 products, 1.8 V $\leq$ V_DD $\leq$ 5.5 V:        | R5F102 products, 2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V: |
| accuracy                            | ±1.0%@ T <sub>A</sub> = -20 to +85°C                    | ±2.0%@ T <sub>A</sub> = +85 to +105°C                       |
|                                     | $\pm 1.5\%$ @ T <sub>A</sub> = -40 to -20°C             | ±1.0%@ T <sub>A</sub> = -20 to +85°C                        |
|                                     | R5F103 products, 1.8 V $\leq$ V_DD $\leq$ 5.5 V:        | ±1.5% @ T <sub>A</sub> = -40 to -20°C                       |
|                                     | ±5.0%@ T <sub>A</sub> = -40 to +85°C                    |                                                             |
| Serial array unit                   | UART                                                    | UART                                                        |
|                                     | CSI: fcLK/2 (supporting 12 Mbps), fcLK/4                | CSI: fclk/4                                                 |
|                                     | Simplified I <sup>2</sup> C communication               | Simplified I <sup>2</sup> C communication                   |
| Voltage detector                    | Rise detection voltage: 1.88 V to 4.06 V                | Rise detection voltage: 2.61 V to 4.06 V                    |
|                                     | (12 levels)                                             | (8 levels)                                                  |
|                                     | Fall detection voltage: 1.84 V to 3.98 V                | Fall detection voltage: 2.55 V to 3.98 V                    |
|                                     | (12 levels)                                             | (8 levels)                                                  |

Remark The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications, and D: Industrial applications". For details, refer to 29.1 to 29.10.



#### 3.3 DC Characteristics

#### 3.3.1 Pin characteristics

| Γ <sub>A</sub> = –40 to +105°C,        | 2.4 V ≤                                                                                        | $V_{DD} \leq 5.5 V, V_{SS} = 0 V$                                                                                                                                                             |                                       |  |      |                | (1/4) |
|----------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|------|----------------|-------|
| Parameter                              | Symbol                                                                                         | Conditions                                                                                                                                                                                    |                                       |  | TYP. | MAX.           | Unit  |
| Output current, high <sup>№ote 1</sup> | Іонı                                                                                           | 20-, 24-pin products:<br>Per pin for P00 to P03 <sup>Note 4</sup> ,<br>P10 to P14, P40 to P42<br>30-pin products:<br>Per pin for P00, P01, P10 to P17, P30,<br>P31, P40, P50, P51, P120, P147 |                                       |  |      | -3.0<br>Note 2 | mA    |
|                                        |                                                                                                | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |  |      | -9.0           | mA    |
|                                        |                                                                                                | Total of P40 to P42                                                                                                                                                                           | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |  |      | -6.0           | mA    |
|                                        | 30-pin products:<br>Total of P00, P01, P40, P120<br>(When duty $\leq 70\%$ <sup>Note 3</sup> ) | Total of P00, P01, P40, P120                                                                                                                                                                  | $2.4~V \leq V_{DD} < 2.7~V$           |  |      | -4.5           | mA    |
|                                        |                                                                                                | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |  |      | -27.0          | mA    |
|                                        |                                                                                                | Total of P00 to P03 <sup>Note 4</sup> , P10 to P14                                                                                                                                            | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |  |      | -18.0          | mA    |
|                                        |                                                                                                | 30-pin products:<br>Total of P10 to P17, P30, P31,<br>P50, P51, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                             | $2.4~V \leq V_{\text{DD}} < 2.7~V$    |  |      | -10.0          | mA    |
|                                        |                                                                                                | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                           |                                       |  |      | -36.0          | mA    |
|                                        | Іон2                                                                                           | Per pin for P20 to P23                                                                                                                                                                        |                                       |  |      | -0.1           | mA    |
|                                        |                                                                                                | Total of all pins                                                                                                                                                                             |                                       |  |      | -0.4           | mA    |

Notes 1. value of current at which the device operation is guaranteed even if the current flows from the VDD pin to an output pin.

- 2. However, do not exceed the total current value.
- 3. The output current value under conditions where the duty factor  $\leq$  70%. If duty factor > 70%: The output current value can be calculated with the following expression (where n represents the duty factor as a percentage).
  - Total output current of pins =  $(IOH \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and  $I_{OH} = -10.0$  mA
    - Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- 4. 24-pin products only.
- Caution P10 to P12 and P41 for 20-pin products, P01, P10 to P12, and P41 for 24-pin products, and P00, P10 to P15, P17, and P50 for 30-pin products do not output high level in N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



#### (2) 30-pin products

| $A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ V}_{\text{SS}} = 0^{-1}$ | V) |
|--------------------------------------------------------------------------------------------------------------------------------------|----|
|--------------------------------------------------------------------------------------------------------------------------------------|----|

| (T <sub>A</sub> = -40 to  | $T_{A} = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V} $ (1) |                                     |                |                                     |             |                      |      |      |      | (1/2) |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------|-------------------------------------|-------------|----------------------|------|------|------|-------|
| Parameter                 | Symbol                                                                                                                               |                                     |                | Conditions                          |             |                      | MIN. | TYP. | MAX. | Unit  |
| Supply                    |                                                                                                                                      | Operating                           | HS (High-speed | $f_{IH} = 24 \ MHz^{Note 3}$        | Basic       | VDD = 5.0 V          |      | 1.5  |      | mA    |
| current <sup>Note 1</sup> | urrent <sup>Note 1</sup> mode main) mode <sup>Note4</sup>                                                                            | main) mode <sup>№084</sup>          |                | operation                           | VDD = 3.0 V |                      | 1.5  |      |      |       |
|                           |                                                                                                                                      |                                     | Normal         | V <sub>DD</sub> = 5.0 V             |             | 3.7                  | 5.8  | mA   |      |       |
|                           |                                                                                                                                      |                                     | operation      | VDD = 3.0 V                         |             | 3.7                  | 5.8  |      |      |       |
|                           |                                                                                                                                      | $f_{IH} = 16 \text{ MHz}^{Note 3}$  |                | V <sub>DD</sub> = 5.0 V             |             | 2.7                  | 4.2  | mA   |      |       |
|                           |                                                                                                                                      |                                     |                | VDD = 3.0 V                         |             | 2.7                  | 4.2  |      |      |       |
|                           |                                                                                                                                      |                                     |                | $f_{MX} = 20 \text{ MHz}^{Note 2},$ |             | Square wave input    |      | 3.0  | 4.9  | mA    |
|                           |                                                                                                                                      |                                     |                | $V_{DD} = 5.0 \text{ V}$            |             | Resonator connection |      | 3.2  | 5.0  |       |
|                           |                                                                                                                                      |                                     |                | $f_{MX} = 20 \text{ MHz}^{Note 2},$ |             | Square wave input    |      | 3.0  | 4.9  | mA    |
|                           |                                                                                                                                      |                                     |                | $V_{\text{DD}} = 3.0 \text{ V}$     |             | Resonator connection |      | 3.2  | 5.0  |       |
|                           | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ $V_{DD} = 5.0 \text{ V}$ $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$                       | $f_{MX} = 10 \text{ MHz}^{Note 2},$ |                | Square wave input                   |             | 1.9                  | 2.9  | mA   |      |       |
|                           |                                                                                                                                      | $V_{\text{DD}} = 5.0 \text{ V}$     |                | Resonator connection                |             | 1.9                  | 2.9  |      |      |       |
|                           |                                                                                                                                      | $f_{MX} = 10 \text{ MHz}^{Note 2},$ |                | Square wave input                   |             | 1.9                  | 2.9  | mA   |      |       |
|                           |                                                                                                                                      |                                     |                | $V_{DD} = 3.0 \text{ V}$            |             | Resonator connection |      | 1.9  | 2.9  |       |

Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.

- 2. When high-speed on-chip oscillator clock is stopped.
- 3. When high-speed system clock is stopped
- 4. Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS(High speed main) mode: VDD = 2.7 V to 5.5 V @1 MHz to 24 MHz VDD = 2.4 V to 5.5 V @1 MHz to 16 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: high-speed on-chip oscillator clock frequency
  - **3.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$ .



#### TI/TO Timing



#### Interrupt Request Input Timing



#### Key Interrupt Input Timing



#### **RESET** Input Timing





| Parameter                         | Symbol |              | Conditions                                                                                                                           | HS (high-speed main)<br>Mode |                   | Unit |
|-----------------------------------|--------|--------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------|------|
|                                   |        |              |                                                                                                                                      | MIN.                         | MAX.              |      |
| Transfer<br>rate <sup>Note4</sup> |        | Reception    |                                                                                                                                      |                              | fмск/12<br>Note 1 | bps  |
|                                   |        |              | Theoretical value of the maximum transfer rate<br>$f_{MCK} = f_{CLK}^{Note 2}$                                                       |                              | 2.0               | Mbps |
|                                   |        |              | $\begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V \end{array}$                                       |                              | fмск/12<br>Note 1 | bps  |
|                                   |        |              | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} {}^{Note \ 2}$                                                     |                              | 2.0               | Mbps |
|                                   |        |              | $\begin{array}{l} 2.4 \ V \leq V_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_{b} \leq 2.0 \ V \end{array}$                                     |                              | fмск/12<br>Note 1 | bps  |
|                                   |        |              | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 2}$                                                          |                              | 2.0               | Mbps |
|                                   |        | Transmission |                                                                                                                                      |                              | Note 3            | bps  |
|                                   |        |              | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$                 |                              | 2.0<br>Note 4     | Mbps |
|                                   |        |              | $\begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \\ \\ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \end{array}$                                 |                              | Note 5            | bps  |
|                                   |        |              | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V}$                 |                              | 1.2<br>Note 6     | Mbps |
|                                   |        |              | $2.4 \text{ V} \le \text{V}_{\text{DD}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$               |                              | Notes<br>2, 7     | bps  |
|                                   |        |              | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, \text{ R}_b = 5.5 \text{ k}\Omega, \text{ V}_b = 1.6 \text{ V}$ |                              | 0.43<br>Note 8    | Mbps |

#### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

 $(T_A = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) 16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

**3.** The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  V\_{DD}  $\leq$  5.5 V and 2.7 V  $\leq$  V\_b  $\leq$  4.0 V

Maximum transfer rate =

$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]



| Parameter                     | Symbol             | Conditions                                                                                                                                                                                     |                                  | HS (high-speed main)<br>Mode |     |  |
|-------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------|-----|--|
|                               |                    |                                                                                                                                                                                                | MIN.                             | MAX.                         |     |  |
| SCLr clock frequency          | fsc∟               | $\begin{array}{l} 4.0 \; V \leq V_{\text{DD}} \leq 5.5 \; V,  2.7 \; V \leq V_{b} \leq 4.0 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.8 \; k\Omega \end{array}$                                  |                                  | 100 <sup>Note1</sup>         | kHz |  |
|                               |                    | $\label{eq:VDD} \begin{array}{l} 2.7 \; V \leq V_{DD} < 4.0 \; V,  2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                   |                                  | 100 <sup>Note1</sup>         | kHz |  |
|                               |                    | $\begin{array}{l} 2.4 \; V \leq V_{DD} < 3.3 \; V, \; 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                                |                                  | 100 <sup>Note1</sup>         | kHz |  |
| Hold time when SCLr = "L"     | tLOW               | $\begin{array}{l} 4.0 \; V \leq V_{DD} \leq 5.5 \; V,  2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{array}$                                               | 4600                             |                              | ns  |  |
|                               |                    | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \\ C_{b} = 100 \ pF, \ R_{b} = 2.7 \ k\Omega \end{array}$                            | 4600                             |                              | ns  |  |
|                               |                    | $\label{eq:VD} \begin{array}{l} 2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ \\ C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                                       | 4650                             |                              | ns  |  |
| Hold time when SCLr = "H"     | tні <del>с</del> н | $\begin{array}{l} 4.0 \; V \leq V_{\text{DD}} \leq 5.5 \; V,  2.7 \; V \leq V_{b} \leq 4.0 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.8 \; k\Omega \end{array}$                                  | 2700                             |                              | ns  |  |
|                               |                    | $\label{eq:VDD} \begin{array}{l} 2.7 \; V \leq V_{DD} < 4.0 \; V,  2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                   | 2400                             |                              | ns  |  |
|                               |                    | $\begin{array}{l} 2.4 \; V \leq V_{DD} < 3.3 \; V, \; 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                                | 1830                             |                              | ns  |  |
| Data setup time (reception)   | tsu:dat            | $\begin{array}{l} 4.0 \; V \leq V_{\text{DD}} \leq 5.5 \; V,  2.7 \; V \leq V_{b} \leq 4.0 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.8 \; k\Omega \end{array}$                                  | 1/fмск<br>+ 760 <sup>Note3</sup> |                              | ns  |  |
|                               |                    | $\label{eq:VDD} \begin{array}{l} 2.7 \; V \leq V_{\text{DD}} < 4.0 \; V,  2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V, \\ C_{\text{b}} = 100 \; pF, \; R_{\text{b}} = 2.7 \; k\Omega \end{array}$ | 1/fмск<br>+ 760 <sup>Note3</sup> |                              | ns  |  |
|                               |                    | $\label{eq:VD} \begin{array}{l} 2.4 \; V \leq V_{DD} < 3.3 \; V,  1.6 \; V \leq V_b \leq 2.0 \; V, \\ \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                 | 1/fмск<br>+ 570 <sup>Note3</sup> |                              | ns  |  |
| Data hold time (transmission) | thd:dat            | $\begin{array}{l} 4.0 \; V \leq V_{\text{DD}} \leq 5.5 \; V,  2.7 \; V \leq V_{b} \leq 4.0 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.8 \; k\Omega \end{array}$                                  | 0                                | 1420                         | ns  |  |
|                               |                    | $\label{eq:VDD} \begin{array}{l} 2.7 \; V \leq V_{\text{DD}} < 4.0 \; V,  2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V, \\ C_{\text{b}} = 100 \; pF, \; R_{\text{b}} = 2.7 \; k\Omega \end{array}$ | 0                                | 1420                         | ns  |  |
|                               |                    | $\label{eq:VDD} \begin{array}{l} 2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ \\ C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                                      | 0                                | 1215                         | ns  |  |

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $l^2C$ mode)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

**Notes 1.** The value must also be equal to or less than  $f_{MCK}/4$ .

2. Set  $t_{SU:DAT}$  so that it will not exceed the hold time when SCLr = "L" or SCLr = "H".

- Cautions 1. Select the TTL input buffer and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SDAr pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SCLr pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.
  - 2. IIC01 and IIC11 cannot communicate at different potential.

(Remarks are listed on the next page.)



- **Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).
  - **2.** This value is indicated as a ratio (%FSR) to the full-scale value.
  - 3. When AV<sub>REFP</sub> < V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add  $\pm 0.05\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
  - 4. Refer to 29.6.2 Temperature sensor/internal reference voltage characteristics.
- (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI22

| $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{\text{REFP}}, \text{Reference voltage (-)} = 100^{\circ}\text{C}, 1$ |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| AVREFM = 0 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

| Parameter                                         | Symbol        | Conditions                                                                  |                                     | MIN.   | TYP.  | MAX.              | Unit |
|---------------------------------------------------|---------------|-----------------------------------------------------------------------------|-------------------------------------|--------|-------|-------------------|------|
| Resolution                                        | Res           |                                                                             |                                     | 8      |       | 10                | bit  |
| Overall error Note 1                              | AINL          | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> |                                     |        | 1.2   | ±5.0              | LSB  |
| Conversion time                                   | <b>t</b> CONV | 10-bit resolution                                                           | $3.6~V \leq V \text{DD} \leq 5.5~V$ | 2.125  |       | 39                | μS   |
|                                                   |               | Target ANI pin: ANI16 to ANI22                                              | $2.7~V \leq V \text{DD} \leq 5.5~V$ | 3.1875 |       | 39                | μS   |
|                                                   |               |                                                                             | $2.4~V \leq V \text{DD} \leq 5.5~V$ | 17     |       | 39                | μs   |
| Zero-scale error Notes 1, 2                       | EZS           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> |                                     |        | ±0.35 | %FSR              |      |
| Full-scale error Notes 1, 2                       | EFS           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> |                                     |        |       | ±0.35             | %FSR |
| Integral linearity error Note 1                   | ILE           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> |                                     |        |       | ±3.5              | LSB  |
| Differential linearity<br>error <sup>Note 1</sup> | DLE           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> |                                     |        |       | ±2.0              | LSB  |
| Analog input voltage                              | VAIN          | ANI16 to ANI22                                                              |                                     |        |       | AVREFP<br>and VDD | V    |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

**2.** This value is indicated as a ratio (%FSR) to the full-scale value.

**3.** When  $AV_{REFP} \leq V_{DD}$ , the MAX. values are as follows.

Overall error: Add  $\pm 4.0$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Zero-scale error/Full-scale error: Add  $\pm 0.20\%$ FSR to the MAX. value when AV\_{REFP} = V\_{DD}.

Integral linearity error/ Differential linearity error: Add  $\pm 2.0$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.



#### 4.2 24-pin products

R5F1027AANA, R5F10279ANA, R5F10278ANA, R5F10277ANA R5F1037AANA, R5F10379ANA, R5F10378ANA, R5F10377ANA R5F1027ADNA, R5F10279DNA, R5F10278DNA, R5F10277DNA R5F1037ADNA, R5F10379DNA, R5F10378DNA, R5F10377DNA R5F1027AGNA, R5F10279GNA, R5F10278GNA, R5F10277GNA

<R>

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |  |
|--------------------|--------------|----------------|-----------------|--|
| P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-1 | 0.04            |  |

S



(UNIT:mm) DIMENSIONS ITEM D  $4.00\pm\!0.05$ Е  $4.00 \pm 0.05$ А 0.75±0.05 0.25 + 0.05 - 0.07b 0.50 е Lp  $0.40\pm\!0.10$ х 0.05 у 0.05

| l r    | ITEM                             |  | D2   |      |      | E2   |      |      |
|--------|----------------------------------|--|------|------|------|------|------|------|
|        |                                  |  | MIN  | NOM  | MAX  | MIN  | NOM  | MAX  |
| DIE PA | EXPOSED<br>DIE PAD<br>VARIATIONS |  | 2.45 | 2.50 | 2.55 | 2.45 | 2.50 | 2.55 |

DETAIL OF (A) PART

©2012 Renesas Electronics Corporation. All rights reserved.



**Revision History** 

# RL78/G12 Data Sheet

|      | Description  |          |                                                                                                  |
|------|--------------|----------|--------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page     | Summary                                                                                          |
| 1.00 | Dec 10, 2012 | -        | First Edition issued                                                                             |
| 2.00 | Sep 06, 2013 | 1        | Modification of 1.1 Features                                                                     |
|      |              | 3        | Modification of 1.2 List of Part Numbers                                                         |
|      |              | 4        | Modification of Table 1-1. List of Ordering Part Numbers, Note, and Caution                      |
|      |              | 7 to 9   | Modification of package name in 1.4.1 to 1.4.3                                                   |
|      |              | 14       | Modification of tables in 1.7 Outline of Functions                                               |
|      |              | 17       | Modification of description of table in 2.1 Absolute Maximum Ratings (TA = 25°C)                 |
|      |              | 18       | Modification of table, Note, and Caution in 2.2.1 X1 oscillator characteristics                  |
|      |              | 18<br>19 | Modification of table in 2.2.2 On-chip oscillator characteristics                                |
|      |              | 20       | Modification of Note 3 in 2.3.1 Pin characteristics (1/4)                                        |
|      |              |          | Modification of Note 3 in 2.3.1 Pin characteristics (2/4)                                        |
|      |              | 23       | Modification of Notes 1 and 2 in (1) 20-, 24-pin products (1/2)                                  |
|      |              | 24       | Modification of Notes 1 and 3 in (1) 20-, 24-pin products (2/2)                                  |
|      |              | 25       | Modification of Notes 1 and 2 in (2) 30-pin products (1/2)                                       |
|      |              | 26       | Modification of Notes 1 and 3 in (2) 30-pin products (2/2)                                       |
|      |              | 27       | Modification of (3) Peripheral functions (Common to all products)                                |
|      |              | 28       | Modification of table in 2.4 AC Characteristics                                                  |
|      |              | 29       | Addition of Minimum Instruction Execution Time during Main System Clock Operation                |
|      |              | 30       | Modification of figures of AC Timing Test Point and External Main System Clock Timing            |
|      |              | 31       | Modification of figure of AC Timing Test Point                                                   |
|      |              | 31       | Modification of description and Note 2 in (1) During communication at same potential (UART mode) |
|      |              | 32       | Modification of description in (2) During communication at same potential (CSI mode)             |
|      |              | 33       | Modification of description in (3) During communication at same potential (CSI mode)             |
|      |              | 34       | Modification of description in (4) During communication at same potential (CSI mode)             |
|      |              | 36       | Modification of table and Note 2 in (5) During communication at same potential                   |
|      |              |          | (simplified l <sup>2</sup> C mode)                                                               |
|      |              | 38, 39   | Modification of table and Notes 1 to 9 in (6) Communication at different potential               |
|      |              | 00,00    | (1.8 V, 2.5 V, 3 V) (UART mode)                                                                  |
|      |              | 40       | Modification of Remarks 1 to 3 in (6) Communication at different potential (1.8 V,               |
|      |              | 10       | 2.5 V, 3 V) (UART mode)                                                                          |
|      |              | 41       | Modification of table in (7) Communication at different potential (2.5 V, 3 V) (CSI mode)        |
|      |              | 42       | Modification of Caution in (7) Communication at different potential (2.5 V, 3 V) (CSI mode)      |
|      |              | 43       | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI       |
|      |              | 40       | mode) (1/3)                                                                                      |
|      |              | 44       | Modification of table and Notes 1 and 2 in (8) Communication at different potential (1.8         |
|      |              | 44       | V, 2.5 V, 3 V) (CSI mode) (2/3)                                                                  |
|      |              | 45       | Modification of table, Note 1, and Caution 1 in (8) Communication at different potential         |
|      |              | 45       | (1.8  V, 2.5  V, 3  V) (CSI mode) (3/3)                                                          |
|      |              | 47       | Modification of table in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI       |
|      |              | 47       | mode)                                                                                            |
|      |              | 50       | Modification of table, Note 1, and Caution 1 in (10) Communication at different potential        |
|      |              | 50       | (1.8  V, 2.5  V, 3  V) (simplified I <sup>2</sup> C mode)                                        |
|      |              | 50       | Modification of Remark in 2.5.2 Serial interface IICA                                            |
|      |              | 52       | Addition of table to 2.6.1 A/D converter characteristics                                         |
|      |              | 53       |                                                                                                  |
|      |              | 53       | Modification of description in 2.6.1 (1)                                                         |
|      |              | 54       | Modification of Notes 3 to 5 in 2.6.1 (1)                                                        |
|      |              | 54       | Modification of description and Notes 2 to 4 in 2.6.1 (2)                                        |