



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, UART/USART                                               |
| Peripherals                | LVD, POR, PWM, WDT                                                              |
| Number of I/O              | 14                                                                              |
| Program Memory Size        | 8KB (8K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 768 x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 20-LSSOP (0.173", 4.40mm Width)                                                 |
| Supplier Device Package    | 20-LSSOP                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10368asp-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G12 1. OUTLINE

#### 1.3 Differences between the R5F102 Products and the R5F103 Products

The following are differences between the R5F102 products and the R5F103 products.

- O Whether the data flash memory is mounted or not
- O High-speed on-chip oscillator oscillation frequency accuracy
- O Number of channels in serial interface
- O Whether the DMA function is mounted or not
- O Whether a part of the safety functions are mounted or not

#### 1.3.1 Data Flash

The data flash memory of 2 KB is mounted on the R5F102 products, but not on the R5F103 products.

| Product                       | Data Flash  |
|-------------------------------|-------------|
| R5F102 products               | 2KB         |
| R5F1026A, R5F1027A, R5F102AA, |             |
| R5F10269, R5F10279, R5F102A9, |             |
| R5F10268, R5F10278, R5F102A8, |             |
| R5F10267, R5F10277, R5F102A7, |             |
| R5F10266 Note                 |             |
| R5F103 products               | Not mounted |
| R5F1036A, R5F1037A, R5F103AA, |             |
| R5F10369, R5F10379, R5F103A9, |             |
| R5F10368, R5F10378 R5F103A8,  |             |
| R5F10367, R5F10377, R5F103A7, |             |
| R5F10366                      |             |

**Note** The RAM in the R5F10266 has capacity as small as 256 bytes. Depending on the customer's program specification, the stack area to execute the data flash library may not be kept and data may not be written to or erased from the data flash memory.

**Caution** When the flash memory is rewritten via a user program, the code flash area and RAM area are used because each library is used. When using the library, refer to RL78 Family Flash Self Programming Library Type01 User's Manual and RL78 Family Data Flash Library Type04 User's Manual.

RL78/G12 1. OUTLINE

# 1.6 Block Diagram

## 1.6.1 20-pin products



**Note** Provided only in the R5F102 products.

RL78/G12 1. OUTLINE

## 1.7 Outline of Functions

<R>

This outline describes the function at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                         | Item                                   | 20-                                                                                         | -pin                                                                                                                                                                                                                 | 24-                                                        | pin                                                                                     | 30                  | -pin                              |  |  |
|-------------------------|----------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------|-----------------------------------|--|--|
|                         |                                        | R5F1026x                                                                                    | R5F1036x                                                                                                                                                                                                             | R5F1027x                                                   | R5F1037x                                                                                | R5F102Ax            | R5F103Ax                          |  |  |
| Code flas               | h memory                               | 2 to 16                                                                                     | KB Note 1                                                                                                                                                                                                            |                                                            | 4 to 1                                                                                  | 16 KB               |                                   |  |  |
| Data flasi              | n memory                               | 2 KB                                                                                        | -                                                                                                                                                                                                                    | 2 KB                                                       | =                                                                                       | 2 KB                | -                                 |  |  |
| RAM                     |                                        | 256 B to                                                                                    | o 1.5 KB                                                                                                                                                                                                             | 1.5 KB                                                     | 512 B                                                                                   | to 2KB              |                                   |  |  |
| Address                 | space                                  |                                                                                             |                                                                                                                                                                                                                      | 1 N                                                        | МВ                                                                                      |                     |                                   |  |  |
| Main<br>system<br>clock | High-speed system clock                | HS (High-spee                                                                               | ed main) mode :                                                                                                                                                                                                      | 1 to 20 MHz (V <sub>D</sub><br>1 to 16 MHz (V <sub>D</sub> | system clock inp<br>D = 2.7  to  5.5  V,<br>D = 2.4  to  5.5  V,<br>D = 1.8  to  5.5  V | ,                   |                                   |  |  |
|                         | High-speed on-chip oscillator clock    | HS (High-spee                                                                               | (High-speed main) mode: 1 to 24 MHz (V <sub>DD</sub> = 2.7 to 5.5 V),<br>(High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V),<br>(Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V) |                                                            |                                                                                         |                     |                                   |  |  |
| Low-spee                | ed on-chip oscillator clock            | 15 kHz (TYP)                                                                                |                                                                                                                                                                                                                      |                                                            |                                                                                         |                     |                                   |  |  |
| General-                | ourpose register                       | (8-bit register                                                                             | × 8) × 4 banks                                                                                                                                                                                                       |                                                            |                                                                                         |                     |                                   |  |  |
| Minimum                 | instruction execution time             | n time 0.04167 μs (High-speed on-chip oscillator clock: f <sub>IH</sub> = 24 MHz operation) |                                                                                                                                                                                                                      |                                                            |                                                                                         |                     |                                   |  |  |
|                         |                                        | 0.05 <i>μ</i> s (High-                                                                      | speed system cl                                                                                                                                                                                                      | ock: f <sub>MX</sub> = 20 MF                               | dz operation)                                                                           |                     |                                   |  |  |
| Instructio              | n set                                  | Data transfer (8/16 bits)                                                                   |                                                                                                                                                                                                                      |                                                            |                                                                                         |                     |                                   |  |  |
|                         |                                        | Adder and subtractor/logical operation (8/16 bits)                                          |                                                                                                                                                                                                                      |                                                            |                                                                                         |                     |                                   |  |  |
|                         |                                        | <ul> <li>Multiplication</li> </ul>                                                          | n (8 bits × 8 bits)                                                                                                                                                                                                  |                                                            |                                                                                         |                     |                                   |  |  |
|                         | 1                                      | Rotate, barre                                                                               | el shift, and bit m                                                                                                                                                                                                  | nanipulation (set                                          | , reset, test, and                                                                      | Boolean operat      | tion), etc.                       |  |  |
| I/O port                | Total                                  | 1                                                                                           | 8                                                                                                                                                                                                                    | 2                                                          | 2                                                                                       | 2                   | 26                                |  |  |
|                         | CMOS I/O                               | (N-ch (                                                                                     | 2<br>D.D. I/O<br>nd voltage]: 4)                                                                                                                                                                                     | (N-ch C                                                    | 6<br>D.D. I/O<br>nd voltage]: 5)                                                        | (N-ch (             | 21<br>O.D. I/O<br>nd voltage]: 9) |  |  |
|                         | CMOS input                             | ,                                                                                           | 4                                                                                                                                                                                                                    | 4                                                          | 4                                                                                       | ;                   | 3                                 |  |  |
|                         | N-ch open-drain I/O<br>(6 V tolerance) |                                                                                             |                                                                                                                                                                                                                      | 2                                                          | 2                                                                                       |                     |                                   |  |  |
| Timer                   | 16-bit timer                           |                                                                                             | 4 cha                                                                                                                                                                                                                | nnels                                                      |                                                                                         | 8 cha               | nnels                             |  |  |
|                         | Watchdog timer                         |                                                                                             |                                                                                                                                                                                                                      | 1 cha                                                      | annel                                                                                   |                     |                                   |  |  |
|                         | 12-bit Interval timer                  |                                                                                             |                                                                                                                                                                                                                      | 1 cha                                                      | annel                                                                                   |                     |                                   |  |  |
|                         | Timer output                           |                                                                                             | 4 cha<br>(PWM outp                                                                                                                                                                                                   |                                                            |                                                                                         | 8 cha<br>(PWM outpu |                                   |  |  |

Notes 1. The self-programming function cannot be used in the R5F10266 and R5F10366.

- 2. The maximum number of channels when PIOR0 is set to 1.
- 3. The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves). (See 6.9.3 Operation as multiple PWM output function.)

**Caution** When the flash memory is rewritten via a user program, the code flash area and RAM area are used because each library is used. When using the library, refer to RL78 Family Flash Self Programming Library Type01 User's Manual and RL78 Family Data Flash Library Type04 User's Manual.





<R>

<R>

<R>

- <R> 2. ELECTRICAL SPECIFICATIONS ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ )
- <R> This chapter describes the following electrical specifications.
  - Target products A: Consumer applications  $T_A = -40 \text{ to } +85^{\circ}\text{C}$ R5F102xxAxx, R5F103xxAxx
    - D: Industrial applications T<sub>A</sub> = -40 to +85°C R5F102xxDxx, R5F103xxDxx
    - G: Industrial applications when  $T_A = -40$  to  $+105^{\circ}$ C products is used in the range of  $T_A = -40$  to  $+85^{\circ}$ C R5F102xxGxx
  - Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
    - 2. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product.

# 2.3.2 Supply current characteristics

## (1) 20-, 24-pin products

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

(1/2)

| Parameter                 | Symbol           |           |                              | Conditions                                                         |                                             |                                            | MIN.                                        | TYP.                                       | MAX.                              | Unit                                        |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|---------------------------|------------------|-----------|------------------------------|--------------------------------------------------------------------|---------------------------------------------|--------------------------------------------|---------------------------------------------|--------------------------------------------|-----------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|--|-------------------|--|-----|-----|----|
| Supply                    | I <sub>DD1</sub> | Operating | HS(High-speed                | f⊩ = 24 MHz <sup>Note 3</sup>                                      | Basic                                       | V <sub>DD</sub> = 5.0 V                    |                                             | 1.5                                        |                                   | mA                                          |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
| current <sup>Note 1</sup> |                  | mode      | main) mode Note 4            | operation                                                          | V <sub>DD</sub> = 3.0 V                     |                                            | 1.5                                         |                                            |                                   |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              |                                                                    | Normal                                      | V <sub>DD</sub> = 5.0 V                    |                                             | 3.3                                        | 5.0                               | mA                                          |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              |                                                                    | operation                                   | V <sub>DD</sub> = 3.0 V                    |                                             | 3.3                                        | 5.0                               |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              | f⊩ = 16 MHz <sup>Note 3</sup>                                      |                                             | V <sub>DD</sub> = 5.0 V                    |                                             | 2.5                                        | 3.7                               | mA                                          |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              |                                                                    |                                             |                                            | V <sub>DD</sub> = 3.0 V                     |                                            | 2.5                               | 3.7                                         |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           | LS(Low-speed                 | f <sub>IH</sub> = 8 MHz <sup>Note 3</sup>                          | V <sub>DD</sub> = 3.0 V                     |                                            | 1.2                                         | 1.8                                        | mA                                |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           | main) mode <sup>№te4</sup>   |                                                                    |                                             | V <sub>DD</sub> = 2.0 V                    |                                             | 1.2                                        | 1.8                               |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           | , , ,                        | •                                                                  |                                             | Square wave input                          |                                             | 2.8                                        | 4.4                               | mA                                          |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              | main) mode Note                                                    | in) mode Note4 $V_{DD} = 5.0 \text{ V}$     |                                            | Resonator connection                        |                                            | 3.0                               | 4.6                                         |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              |                                                                    |                                             |                                            | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$  |                                            | Square wave input                 |                                             | 2.8                                         | 4.4                                         | mA                                          |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           | $V_{DD} = 3.0 \text{ V}$     |                                                                    |                                             | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ |                                             | Resonator connection                       |                                   | 3.0                                         | 4.6                                         |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$                         |                                             |                                            | $f_{MX}=10\;MHz^{Note2},$                   | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | te 2                              | Square wave input                           |                                             | 1.8                                         | 2.6                                         | mA                                          |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              | $V_{DD} = 5.0 \text{ V}$                                           |                                             | Resonator connection                       |                                             | 1.8                                        | 2.6                               |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$                         |                                             | Square wave input                          |                                             | 1.8                                        | 2.6                               | mA                                          |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              | $V_{DD} = 3.0 \text{ V}$ $f_{MX} = 8 \text{ MHz}^{\text{Note 2}},$ |                                             | Resonator connection                       |                                             | 1.8                                        | 2.6                               |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           | LS(Low-speed                 |                                                                    |                                             | Square wave input                          |                                             | 1.1                                        | 1.7                               | mA                                          |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           | main) mode <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V                                            |                                             | Resonator connection                       |                                             | 1.1                                        | 1.7                               |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |
|                           |                  |           |                              | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> ,                        | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | $f_{MX} = 8 \text{ MHz}^{\text{Note 2}},$  | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | $f_{MX} = 8 MHz^{Note 2},$                 | $f_{MX} = 8 \text{ MHz}^{Note2},$ | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , | f <sub>MX</sub> = 8 MHz <sup>Note 2</sup> , |  | Square wave input |  | 1.1 | 1.7 | mA |
|                           |                  |           |                              | $V_{DD} = 2.0 \text{ V}$                                           |                                             | Resonator connection                       |                                             | 1.1                                        | 1.7                               |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |                                             |  |                   |  |     |     |    |

- Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator clock is stopped.
  - 3. When high-speed system clock is stopped
  - **4.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS(High speed main) mode:  $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V } @ 1 \text{ MHz to } 24 \text{ MHz}$ 

 $V_{DD} = 2.4 \text{ V to } 5.5 \text{ V } @ 1 \text{ MHz to } 16 \text{ MHz}$ 

LS(Low speed main) mode:  $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V } @ 1 \text{ MHz to } 8 \text{ MHz}$ 

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fil: high-speed on-chip oscillator clock frequency
  - **3.** Temperature condition of the TYP. value is  $T_A = 25$ °C.

## 2.4 AC Characteristics

# $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Items                                                      | Symbol       |                                                       | Condition                       | S                                                             | MIN.           | TYP. | MAX. | Unit |
|------------------------------------------------------------|--------------|-------------------------------------------------------|---------------------------------|---------------------------------------------------------------|----------------|------|------|------|
| Instruction cycle (minimum                                 | Tcy          | Main system                                           | HS (High-                       | $2.7~V \leq V_{DD} \leq 5.5~V$                                | 0.04167        |      | 1    | μS   |
| instruction execution time)                                |              | clock (fMAIN)<br>operation                            | speed main)<br>mode             | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | 0.0625         |      | 1    | μS   |
|                                                            |              |                                                       | LS (Low-<br>speed main)<br>mode | $1.8~V \leq V_{DD} \leq 5.5~V$                                | 0.125          |      | 1    | μs   |
|                                                            |              | During self                                           | HS (High-                       | $2.7~V \leq V_{DD} \leq 5.5~V$                                | 0.04167        |      | 1    | μS   |
|                                                            |              | programming                                           | speed main)<br>mode             | $2.4~V \leq V_{DD} < 2.7~V$                                   | 0.0625         |      | 1    | μS   |
|                                                            |              |                                                       | LS (Low-<br>speed main)<br>mode | $1.8~V \le V_{DD} \le 5.5~V$                                  | 0.125          |      | 1    | μs   |
| External main system clock                                 | fex          | $2.7~V \leq V_{DD} \leq 5.5~V$                        |                                 |                                                               | 1.0            |      | 20.0 | MHz  |
| frequency                                                  |              | $2.4~V \leq V_{DD} < 2.7~V$                           |                                 |                                                               | 1.0            |      | 16.0 | MHz  |
|                                                            |              | $1.8~V \leq V_{DD} < 2$                               | .4 V                            |                                                               | 1.0            |      | 8.0  | MHz  |
| input high-level width, low-                               | texh, texl   | $2.7~V \le V_{DD} \le 5$                              | 24                              |                                                               |                | ns   |      |      |
|                                                            |              | $2.4~V \leq V_{DD} < 2.7~V$                           |                                 |                                                               | 30             |      |      | ns   |
| level width                                                |              | $1.8~V \leq V_{DD} < 2.4~V$                           |                                 |                                                               | 60             |      |      | ns   |
| TI00 to TI07 input high-level width, low-level width       | тпн, тп∟     |                                                       |                                 |                                                               | 1/fмск +<br>10 |      |      | ns   |
| TO00 to TO07 output                                        | fто          | $4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ |                                 |                                                               |                |      | 12   | MHz  |
| frequency                                                  |              | $2.7~V \leq V_{DD} < 4$                               | .0 V                            |                                                               |                |      | 8    | MHz  |
|                                                            |              | 1.8 V ≤ V <sub>DD</sub> < 2                           | .7 V                            |                                                               |                |      | 4    | MHz  |
| PCLBUZ0, or PCLBUZ1                                        | <b>f</b> PCL | 4.0 V ≤ V <sub>DD</sub> ≤ 5                           | .5 V                            |                                                               |                |      | 16   | MHz  |
| output frequency                                           |              | $2.7~V \leq V_{DD} < 4$                               | .0 V                            |                                                               |                |      | 8    | MHz  |
|                                                            |              | 1.8 V ≤ V <sub>DD</sub> < 2                           |                                 |                                                               | 4              | MHz  |      |      |
| INTP0 to INTP5 input high-<br>level width, low-level width | tinth, tintl |                                                       |                                 |                                                               | 1              |      |      | μS   |
| KR0 to KR9 input available width                           | tĸĸ          |                                                       |                                 |                                                               | 250            |      |      | ns   |
| RESET low-level width                                      | trsl         |                                                       |                                 |                                                               | 10             |      |      | μS   |

## Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the timer clock select register 0 (TPS0) and the CKS0n bit of timer mode register 0 (TMR0n). n: Channel number (n = 0 to 7))

# **AC Timing Test Point**



## **External Main System Clock Timing**



# **TI/TO Timing**



## **Interrupt Request Input Timing**



# **Key Interrupt Input Timing**



# **RESET Input Timing**



#### **UART** mode connection diagram (during communication at different potential)



#### **UART** mode bit width (during communication at different potential) (reference)





- **Remarks 1.** R<sub>b</sub>[ $\Omega$ ]: Communication line (TxDq) pull-up resistance, C<sub>b</sub>[F]: Communication line (TxDq) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - **2.** q: UART number (q = 0 to 2), g: PIM and POM number (g = 0, 1)
  - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).
    - m: Unit number, n: Channel number (mn = 00 to 03, 10, 11))
  - **4.** UART0 of the 20- and 24-pin products supports communication at different potential only when the peripheral I/O redirection function is not used.

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                            | Symbol                                                                                                            | Conditions                                                                                                                                                        | , ,  | h-speed<br>Mode | ,    | /-speed<br>Mode | Unit |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|
|                                      |                                                                                                                   |                                                                                                                                                                   | MIN. | MAX.            | MIN. | MAX.            |      |
| SIp setup time<br>(to SCKp↓) Note 1  | tsıĸı                                                                                                             | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $                                                   | 44   |                 | 110  |                 | ns   |
|                                      |                                                                                                                   | $ 2.7 \; V \leq V_{DD} < 4.0 \; V,  2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega $                                                 | 44   |                 | 110  |                 | ns   |
|                                      |                                                                                                                   | $ \begin{aligned} &1.8 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \\ &C_{b} = 30 \ pF, \ R_{b} = 5.5 \ k\Omega \end{aligned} $ | 110  |                 | 110  |                 | ns   |
| SIp hold time<br>(from SCKp↓) Note 1 | tksii                                                                                                             | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $                                                   | 19   |                 | 19   |                 | ns   |
|                                      |                                                                                                                   | $ 2.7 \; V \leq V_{DD} < 4.0 \; V,  2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega $                                                 | 19   |                 | 19   |                 | ns   |
|                                      |                                                                                                                   | $\begin{split} 1.8 \ V & \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b & = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$           | 19   |                 | 19   |                 | ns   |
| Delay time from SCKp↑ to             | tkso1                                                                                                             | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $                                                   |      | 25              |      | 25              | ns   |
| SOp output Note 1                    | $ 2.7 \; V \leq V_{DD} < 4.0 \; V,  2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega $ |                                                                                                                                                                   | 25   |                 | 25   | ns              |      |
|                                      |                                                                                                                   | $\begin{split} 1.8 \ V & \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b & = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$           |      | 25              |      | 25              | ns   |

- **Notes 1.** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. Use it with  $V_{DD} \ge V_b$ .
- Cautions 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
  - 2. CSI01 and CSI11 cannot communicate at different potential.
- **Remarks 1.** R<sub>b</sub> [ $\Omega$ ]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub> [V]: Communication line voltage
  - 2. p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)

#### CSI mode connection diagram (during communication at different potential)



## (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                        | Symbol  | Conditions                                                                                                                                                                                                                                                    |                          | h-speed<br>Mode      | LS (low<br>main)                                | Unit                 |     |
|----------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------|-------------------------------------------------|----------------------|-----|
|                                  |         |                                                                                                                                                                                                                                                               | MIN.                     | MAX.                 | MIN.                                            | MAX.                 |     |
| SCLr clock frequency             | fscL    | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 100 \ pF, \ R_b = 2.8 \ k\Omega $                                                                                                                                              |                          | 400 <sup>Note1</sup> |                                                 | 300 <sup>Note1</sup> | kHz |
|                                  |         | $ 2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, $ $ C_{\text{b}} = 100 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $                                                             |                          | 400 <sup>Note1</sup> |                                                 | 300 <sup>Note1</sup> | kHz |
|                                  |         | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \ R_{\text{b}} = 5.5 \text{ k}\Omega$                                                                |                          | 300 <sup>Note1</sup> |                                                 | 300 <sup>Note1</sup> | kHz |
| Hold time when SCLr = "L"        | tLOW    | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 2.8 \text{ k}\Omega$                                                                  | 1150                     |                      | 1550                                            |                      | ns  |
|                                  |         | $ 2.7 \; V \leq V_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V, $ $ C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega $                                                                                                                                         | 1150                     |                      | 1550                                            |                      | ns  |
|                                  |         |                                                                                                                                                                                                                                                               | 1550                     |                      | 1550                                            |                      | ns  |
| Hold time when SCLr = "H"        | tнідн   | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 100~pF,~R_b = 2.8~k\Omega$                                                                                                                                                                  | 675                      |                      | 610                                             |                      | ns  |
|                                  |         | $ 2.7 \ V \leq V_{DD} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, $ $ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega $                                                                                                                                                 | 600                      |                      | 610                                             |                      | ns  |
|                                  |         | $ \begin{aligned} &1.8 \text{ V} \leq \text{V}_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \end{aligned}^{\text{Note2}} \\ &C_{\text{b}} = 100 \text{ pF}, \ R_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned} $ | 610                      |                      | 610                                             |                      | ns  |
| Data setup time (reception)      | tsu:dat | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 100~pF,~R_b = 2.8~k\Omega$                                                                                                                                                                  | 1/fmck<br>+ 190<br>Note3 |                      | 1/f <sub>MCK</sub><br>+ 190<br><sub>Note3</sub> |                      | ns  |
|                                  |         | $2.7 \; V \leq V_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V,$ $C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega$                                                                                                                                             | 1/fmck<br>+ 190<br>Note3 |                      | 1/fмск<br>+ 190<br><sub>Note3</sub>             |                      | ns  |
|                                  |         | $1.8~V \leq V_{DD} < 3.3~V,~1.6~V \leq V_b \leq 2.0~V, \label{eq:vb}$ $C_b = 100~pF,~R_b = 5.5~k\Omega$                                                                                                                                                       | 1/fмск<br>+ 190<br>Note3 |                      | 1/f <sub>MCK</sub><br>+ 190<br><sub>Note3</sub> |                      | ns  |
| Data hold time<br>(transmission) | thd:dat | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 100~pF,~R_b = 2.8~k\Omega$                                                                                                                                                                  | 0                        | 355                  | 0                                               | 355                  | ns  |
|                                  |         | $ 2.7 \ V \leq V_{DD} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, $ $ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega $                                                                                                                                                 | 0                        | 355                  | 0                                               | 355                  | ns  |
|                                  |         | $ \begin{aligned} &1.8 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V, \end{aligned} $ $ &C_{b} = 100 \ pF, \ R_{b} = 5.5 \ k\Omega $                                                                                                           | 0                        | 405                  | 0                                               | 405                  | ns  |

- Notes 1. The value must also be equal to or less than fmck/4.
  - 2. Use it with  $V_{DD} \ge V_b$ .
  - 3. Set tsu:DAT so that it will not exceed the hold time when SCLr = "L" or SCLr = "H".
- Cautions 1. Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the N-ch open drain output (VDD tolerance) mode for the SCLr pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
  - 2. IIC01 and IIC11 cannot communicate at different potential.

(Remarks are listed on the next page.)



## 2.9 Dedicated Flash Memory Programmer Communication (UART)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |

## 2.10 Timing of Entry to Flash Memory Programming Modes

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                                                                                                                                    | Symbol  | Conditions                                                   | MIN. | TYP. | MAX. | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released                                                              | tsuinit | POR and LVD reset are released before external reset release |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                                                                               | tsu     | POR and LVD reset are released before external reset release | 10   |      |      | μS   |
| Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) | tнo     | POR and LVD reset are released before external reset release | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

Remark tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.

 $t_{\text{SU}}$ : Time to release the external reset after the TOOL0 pin is set to the low level

thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)

## 3.1 Absolute Maximum Ratings

Absolute Maximum Ratings (TA = 25°C)

| Parameter                         | Symbols          |                    | Conditions                                                                                                                             | Ratings                                                                | Unit |
|-----------------------------------|------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|
| Supply Voltage                    | V <sub>DD</sub>  |                    |                                                                                                                                        | -0.5 to + 6.5                                                          | V    |
| REGC terminal input voltage Note1 | Virego           | REGC               |                                                                                                                                        | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> + 0.3<br><sub>Note 2</sub> | V    |
| Input Voltage                     | VII              | Other than P60, F  | <sup>2</sup> 61                                                                                                                        | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 3</sup>                        | V    |
|                                   | Vı2              | P60, P61 (N-ch o   | pen drain)                                                                                                                             | -0.3 to 6.5                                                            | V    |
| Output Voltage                    | Vo               |                    |                                                                                                                                        | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 3</sup>                        | V    |
| Analog input voltage              | Val              | 20, 24-pin produc  | ts: ANI0 to ANI3, ANI16 to ANI22                                                                                                       | -0.3 to V <sub>DD</sub> + 0.3                                          | V    |
|                                   |                  | 30-pin products: A | ANIO to ANI3, ANI16 to ANI19                                                                                                           | and -0.3 to<br>AVREF(+)+0.3 Notes 3, 4                                 |      |
| Output current, high              | <b>І</b> он1     | Per pin            | Other than P20 to P23                                                                                                                  | -40                                                                    | mA   |
|                                   |                  | Total of all pins  | All the terminals other than P20 to P23                                                                                                | -170                                                                   | mA   |
|                                   |                  |                    | 20-, 24-pin products: P40 to P42                                                                                                       | -70                                                                    | mA   |
|                                   |                  |                    | 30-pin products: P00, P01, P40, P120                                                                                                   |                                                                        |      |
|                                   |                  |                    | 20-, 24-pin products: P00 to P03 <sup>Note 5</sup> ,<br>P10 to P14<br>30-pin products: P10 to P17, P30, P31,<br>P50, P51, P147         | -100                                                                   | mA   |
|                                   | 10н2             | Per pin            | P20 to P23                                                                                                                             | -0.5                                                                   | mA   |
|                                   |                  | Total of all pins  |                                                                                                                                        | -2                                                                     | mA   |
| Output current, low               | lo <sub>L1</sub> | Per pin            | Other than P20 to P23                                                                                                                  | 40                                                                     | mA   |
|                                   |                  | Total of all pins  | All the terminals other than P20 to P23                                                                                                | 170                                                                    | mA   |
|                                   |                  |                    | 20-, 24-pin products: P40 to P42<br>30-pin products: P00, P01, P40, P120                                                               | 70                                                                     | mA   |
|                                   |                  |                    | 20-, 24-pin products: P00 to P03 Note 5,<br>P10 to P14, P60, P61<br>30-pin products: P10 to P17, P30, P31,<br>P50, P51, P60, P61, P147 | 100                                                                    | mA   |
|                                   | I <sub>OL2</sub> | Per pin            | P20 to P23                                                                                                                             | 1                                                                      | mA   |
|                                   |                  | Total of all pins  |                                                                                                                                        | 5                                                                      | mA   |
| Operating ambient temperature     | Та               |                    |                                                                                                                                        | -40 to +105                                                            | °C   |
| Storage temperature               | T <sub>stg</sub> |                    |                                                                                                                                        | -65 to +150                                                            | °C   |

Notes 1. 30-pin product only.

- 2. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value determines the absolute maximum rating of the REGC pin. Do not use it with voltage applied.
- 3. Must be 6.5 V or lower.
- **4.** Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.
- 5. 24-pin products only.

**Caution** Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- **2.** AV<sub>REF</sub>(+): + side reference voltage of the A/D converter.
- 3. Vss : Reference voltage



 $(TA = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le VDD \le 5.5 \text{ V}, Vss = 0 \text{ V})$ 

(4/4)

| Parameter                   | Symbol           |                                                                 | Conditio                                                                                     | ns                                                                                         | MIN. | TYP. | MAX. | Unit |
|-----------------------------|------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|------|
| Output voltage, low         | V <sub>OL1</sub> | 20-, 24-pin product<br>P00 to P03 <sup>Note</sup> , P10         |                                                                                              | $4.0~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 8.5~mA$                                         |      |      | 0.7  | V    |
|                             |                  | P40 to P42<br>30-pin products: P00, P01,                        |                                                                                              | $2.7~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 3.0~mA$                                         |      |      | 0.6  | V    |
|                             |                  | P10 to P17, P30, F<br>P50, P51, P120, P                         |                                                                                              | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$ $\text{IoL1} = 1.5 \text{ mA}$ |      |      | 0.4  | V    |
|                             |                  | $2.4 \text{ V} \le \text{V}_{DD} \le 8$ $10L1 = 0.6 \text{ mA}$ |                                                                                              | $2.4~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 0.6~mA$                                         |      |      | 0.4  | ٧    |
|                             | V <sub>OL2</sub> | P20 to P23                                                      |                                                                                              | Ιοι2 = 400 μΑ                                                                              |      |      | 0.4  | V    |
|                             | Vol3             | P60, P61                                                        |                                                                                              | $4.0~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 15.0~mA$                                        |      |      | 2.0  | V    |
|                             |                  |                                                                 |                                                                                              | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$I_{OL1} = 5.0 \text{ mA}$         |      |      | 0.4  | V    |
|                             |                  |                                                                 |                                                                                              | $2.7~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 3.0~mA$                                         |      |      | 0.4  | V    |
|                             |                  |                                                                 |                                                                                              | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$I_{OL1} = 2.0 \text{ mA}$         |      |      | 0.4  | V    |
| Input leakage current, high | Ішн1             | Other than P121,<br>P122                                        | $V_{I} = V_{DD}$                                                                             |                                                                                            |      |      | 1    | μА   |
|                             | ILIH2            | P121, P122<br>(X1, X2/EXCLK)                                    | VI = VDD                                                                                     | Input port or external clock input                                                         |      |      | 1    | μА   |
|                             |                  |                                                                 |                                                                                              | When resonator connected                                                                   |      |      | 10   | μΑ   |
| Input leakage current, low  | ILIL1            | Other than P121,<br>P122                                        | Vı = Vss                                                                                     |                                                                                            |      |      | -1   | μА   |
|                             | ILIL2            | P121, P122<br>(X1, X2/EXCLK)                                    | Vı = Vss                                                                                     | Input port or external clock input                                                         |      |      | -1   | μΑ   |
|                             |                  |                                                                 |                                                                                              | When resonator connected                                                                   |      |      | -10  | μΑ   |
| On-chip pull-up resistance  | Rυ               | P00 to P03 <sup>Note</sup> , P10                                | 20-, 24-pin products:<br>P00 to P03 <sup>Note</sup> , P10 to P14,<br>P40 to P42, P125, RESET |                                                                                            | 10   | 20   | 100  | kΩ   |
|                             |                  | 30-pin products: P0<br>P10 to P17, P30, F<br>P50, P51, P120, P  | P31, P40,                                                                                    |                                                                                            |      |      |      |      |

Note 24-pin products only.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

#### (1) 20-, 24-pin products

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

(2/2)

| Parameter                        | Symbol      |              |                                            | Conditions                                                                                             |                         | MIN. | TYP. | MAX.  | Unit |
|----------------------------------|-------------|--------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------|------|------|-------|------|
| Supply current <sup>Note 1</sup> | IDD2 Note 2 | HALT<br>mode | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \    | fih = 24 MHz <sup>Note 4</sup>                                                                         | V <sub>DD</sub> = 5.0 V |      | 440  | 2230  | μА   |
|                                  |             |              |                                            |                                                                                                        | V <sub>DD</sub> = 3.0 V |      | 440  | 2230  |      |
|                                  |             |              |                                            | fih = 16 MHz <sup>Note 4</sup>                                                                         | V <sub>DD</sub> = 5.0 V |      | 400  | 1650  | μА   |
|                                  |             |              |                                            |                                                                                                        | V <sub>DD</sub> = 3.0 V |      | 400  | 1650  |      |
|                                  |             |              |                                            | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , Square wave input                                         | Square wave input       |      | 280  | 1900  | μA   |
|                                  |             |              |                                            | V <sub>DD</sub> = 5.0 V                                                                                | Resonator connection    |      | 450  | 2000  |      |
|                                  |             |              |                                            | $f_{MX} = 20 \text{ MHz}^{Note 3},$ Square wave input<br>$V_{DD} = 3.0 \text{ V}$ Resonator connection |                         | 280  | 1900 | μA    |      |
|                                  |             |              |                                            |                                                                                                        | Resonator connection    |      | 450  | 2000  |      |
|                                  |             |              |                                            | $f_{MX} = 10 \text{ MHz}^{Note 3},$ Square wave input $V_{DD} = 5.0 \text{ V}$ Resonator connection    |                         | 190  | 1010 | μА    |      |
|                                  |             |              |                                            |                                                                                                        | Resonator connection    |      | 260  | 1090  |      |
|                                  |             |              |                                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ $V_{DD} = 3.0 \text{ V}$                                    | Square wave input       |      | 190  | 1010  | μA   |
|                                  |             |              |                                            |                                                                                                        | Resonator connection    |      | 260  | 1090  |      |
|                                  |             | mode         | T <sub>A</sub> = -40°C                     |                                                                                                        |                         |      | 0.19 | 0.50  | μA   |
|                                  |             |              | $T_A = +25$ °C $T_A = +50$ °C              |                                                                                                        |                         |      | 0.24 | 0.50  |      |
|                                  |             |              |                                            |                                                                                                        |                         |      | 0.32 | 0.80  |      |
|                                  |             |              | T <sub>A</sub> = +70°C                     |                                                                                                        |                         | 0.48 | 1.20 |       |      |
|                                  |             |              | $T_A = +85^{\circ}C$ $T_A = +105^{\circ}C$ |                                                                                                        |                         |      | 0.74 | 2.20  |      |
|                                  |             |              |                                            |                                                                                                        |                         |      | 1.50 | 10.20 |      |

- Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator clock is stopped.
  - 4. When high-speed system clock is stopped.
  - 5. Not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **6.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS (High speed main) mode:  $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$  @1 MHz to 24 MHz  $V_{DD} = 2.4 \text{ V to } 5.5 \text{ V}$  @1 MHz to 16 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: high-speed on-chip oscillator clock frequency
  - 3. Except temperature condition of the TYP. value is  $T_A = 25$ °C, other than STOP mode

## Minimum Instruction Execution Time during Main System Clock Operation



#### **AC Timing Test Point**



#### **External Main System Clock Timing**



## 3.5 Peripheral Functions Characteristics

## **AC Timing Test Point**



## 3.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

|               | 1      | 1          | ,                                                                          | ı             |         |      |
|---------------|--------|------------|----------------------------------------------------------------------------|---------------|---------|------|
| Parameter     | Symbol | Conditions |                                                                            | HS (high-spee | Unit    |      |
|               |        |            |                                                                            | MIN.          | MAX.    |      |
| Transfer rate |        |            |                                                                            |               | fмск/12 | bps  |
| Note 1        |        |            | Theoretical value of the maximum transfer rate $f_{CLK} = f_{MCK}^{Note2}$ |               | 2.0     | Mbps |

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  VDD  $\leq$  5.5 V)

16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

**Caution** Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

#### **UART** mode connection diagram (during communication at same potential)



#### **UART** mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 2), g: PIM, POM number (g = 0, 1)

2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number, n: Channel number (mn = 00 to 03, 10, 11))

# CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1)



# CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remark** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)

## Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



- **Remarks 1.** Rb  $[\Omega]$ : Communication line (SDAr, SCLr) pull-up resistance, Cb [F]: Communication line (SDAr, SCLr) load capacitance, Vb [V]: Communication line voltage
  - **2.** r: IIC Number (r = 00, 20)
  - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number (m = 0,1), n: Channel number (n = 0)

# 3.6.4 LVD circuit characteristics

## LVD Detection Voltage of Reset Mode and Interrupt Mode

(Ta = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter                | Symbol            | Conditions             | MIN. | TYP. | MAX. | Unit |
|--------------------------|-------------------|------------------------|------|------|------|------|
| Detection supply voltage | V <sub>LVD0</sub> | Power supply rise time | 3.90 | 4.06 | 4.22 | ٧    |
|                          |                   | Power supply fall time | 3.83 | 3.98 | 4.13 | ٧    |
|                          | V <sub>LVD1</sub> | Power supply rise time | 3.60 | 3.75 | 3.90 | ٧    |
|                          |                   | Power supply fall time | 3.53 | 3.67 | 3.81 | ٧    |
|                          | V <sub>LVD2</sub> | Power supply rise time | 3.01 | 3.13 | 3.25 | ٧    |
|                          |                   | Power supply fall time | 2.94 | 3.06 | 3.18 | ٧    |
|                          | <b>V</b> LVD3     | Power supply rise time | 2.90 | 3.02 | 3.14 | ٧    |
|                          |                   | Power supply fall time | 2.85 | 2.96 | 3.07 | ٧    |
|                          | V <sub>LVD4</sub> | Power supply rise time | 2.81 | 2.92 | 3.03 | ٧    |
|                          |                   | Power supply fall time | 2.75 | 2.86 | 2.97 | ٧    |
|                          | <b>V</b> LVD5     | Power supply rise time | 2.70 | 2.81 | 2.92 | ٧    |
|                          |                   | Power supply fall time | 2.64 | 2.75 | 2.86 | ٧    |
|                          | V <sub>LVD6</sub> | Power supply rise time | 2.61 | 2.71 | 2.81 | ٧    |
|                          |                   | Power supply fall time | 2.55 | 2.65 | 2.75 | ٧    |
|                          | <b>V</b> LVD7     | Power supply rise time | 2.51 | 2.61 | 2.71 | ٧    |
|                          |                   | Power supply fall time | 2.45 | 2.55 | 2.65 | ٧    |
| Minimum pulse width      | tuw               |                        | 300  |      |      | μs   |
| Detection delay time     |                   |                        |      |      | 300  | μS   |

## <R> 3.7 RAM Data Retention Characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                     | Symbol            | Conditions | MIN.      | TYP. | MAX. | Unit |
|-------------------------------|-------------------|------------|-----------|------|------|------|
| Data retention supply voltage | V <sub>DDDR</sub> |            | 1.44 Note |      | 5.5  | V    |

<R> Note This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



## 3.8 Flash Memory Programming Characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}. 2.4 \text{ V} < V_{DD} < 5.5 \text{ V}. \text{ Vss} = 0 \text{ V})$ 

| Parameter                          | Symbol | Conditions                               | MIN.    | TYP.      | MAX. | Unit  |
|------------------------------------|--------|------------------------------------------|---------|-----------|------|-------|
| System clock frequency             | fclk   |                                          | 1       |           | 24   | MHz   |
| Code flash memory rewritable times | Cerwr  | Retained for 20 years  TA = 85°C Notes 4 | 1,000   |           |      | Times |
| Data flash memory rewritable times |        | Retained for 1 year  TA = 25°C Notes 4   |         | 1,000,000 |      |       |
|                                    |        | Retained for 5 years  TA = 85°C Notes 4  | 100,000 |           |      |       |
|                                    |        | Retained for 20 years  TA = 85°C Notes 4 | 10,000  |           |      |       |

- **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.
  - 2. When using flash memory programmer and Renesas Electronics self programming library
  - **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.
  - 4. This temperature is the average value at which data are retained.



