



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

XFI

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, UART/USART                                               |
| Peripherals                | LVD, POR, PWM, WDT                                                              |
| Number of I/O              | 18                                                                              |
| Program Memory Size        | 4KB (4K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 512 x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 24-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 24-HWQFN (4x4)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10377dna-u0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 1.6.2 24-pin products



Note Provided only in the R5F102 products.



(1/2)

#### (2) 30-pin products

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

| Parameter      | Symbol                                                                                            |                  |                              | Conditions                                                                                                                                                                                       |           |                         | MIN. | TYP.        | MAX.              | Unit        |             |                  |    |                      |  |     |     |  |
|----------------|---------------------------------------------------------------------------------------------------|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------|------|-------------|-------------------|-------------|-------------|------------------|----|----------------------|--|-----|-----|--|
| Supply         | IDD1                                                                                              | Operating        | , U I                        | $f_{\text{IH}} = 24 \; MHz^{\text{Note 3}}$                                                                                                                                                      | Basic     | $V_{DD} = 5.0 V$        |      | 1.5         |                   | mA          |             |                  |    |                      |  |     |     |  |
| current Note 1 |                                                                                                   | mode             | main) mode <sup>Note 4</sup> |                                                                                                                                                                                                  | operation | $V_{DD} = 3.0 V$        |      | 1.5         |                   |             |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  |                              |                                                                                                                                                                                                  | Normal    | $V_{DD} = 5.0 V$        |      | 3.7         | 5.5               | mA          |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  |                              |                                                                                                                                                                                                  | operation | V <sub>DD</sub> = 3.0 V |      | 3.7         | 5.5               |             |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  |                              | f⊪ = 16 MHz <sup>№te 3</sup>                                                                                                                                                                     |           | $V_{DD} = 5.0 V$        |      | 2.7         | 4.0               | mA          |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  |                              |                                                                                                                                                                                                  |           | V <sub>DD</sub> = 3.0 V |      | 2.7         | 4.0               |             |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  | LS (Low-speed                | $f_{\text{IH}} = 8 \; MHz^{\text{Note 3}}$                                                                                                                                                       |           | $V_{DD} = 3.0 V$        |      | 1.2         | 1.8               | mA          |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  | main) mode <sup>Note 4</sup> |                                                                                                                                                                                                  |           | V <sub>DD</sub> = 2.0 V |      | 1.2         | 1.8               |             |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  | HS (High-speed               | $f_{MX} = 20 \text{ MHz}^{Note 2},$                                                                                                                                                              |           | Square wave input       |      | 3.0         | 4.6               | mA          |             |                  |    |                      |  |     |     |  |
|                | main) mode <sup>Note 4</sup> $V_{DD} = 5.0 V$ $f_{MX} = 20 \text{ MHz}^{Note 2},$                 | $V_{DD} = 5.0 V$ |                              | Resonator connection                                                                                                                                                                             |           | 3.2                     | 4.8  |             |                   |             |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  |                              | $\label{eq:masses} \begin{split} f_{\text{MX}} &= 20 \mbox{ MHz}^{\mbox{Note}2}, \\ V_{\text{DD}} &= 3.0 \mbox{ V} \\ \end{split}$ $f_{\text{MX}} &= 10 \mbox{ MHz}^{\mbox{Note}2}, \end{split}$ |           | Square wave input       |      | 3.0         | 4.6               | mA          |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  |                              |                                                                                                                                                                                                  |           |                         |      | VDD = 3.0 V | VDD = 3.0 V       | VDD = 3.0 V | VDD = 3.0 V | $V_{DD} = 3.0 V$ |    | Resonator connection |  | 3.2 | 4.8 |  |
|                |                                                                                                   |                  |                              |                                                                                                                                                                                                  |           |                         |      |             | Square wave input |             | 1.9         | 2.7              | mA |                      |  |     |     |  |
|                |                                                                                                   |                  |                              | $V_{DD} = 5.0 V$                                                                                                                                                                                 |           | Resonator connection    |      | 1.9         | 2.7               |             |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  |                              | $f_{MX} = 10 \text{ MHz}^{Note 2},$                                                                                                                                                              |           | Square wave input       |      | 1.9         | 2.7               | mA          |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  |                              | $V_{DD} = 3.0 V$                                                                                                                                                                                 |           | Resonator connection    |      | 1.9         | 2.7               |             |             |                  |    |                      |  |     |     |  |
|                | LS (Low-speed $f_{MX} = 8 \text{ MHz}^{Note 2}$ , main) mode $^{Note 4}$ $V_{DD} = 3.0 \text{ V}$ |                  | Square wave input            |                                                                                                                                                                                                  | 1.1       | 1.7                     | mA   |             |                   |             |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  | Resonator connection         |                                                                                                                                                                                                  | 1.1       | 1.7                     |      |             |                   |             |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  |                              | $f_{MX} = 8 \text{ MHz}^{Note 2},$                                                                                                                                                               |           | Square wave input       |      | 1.1         | 1.7               | mA          |             |                  |    |                      |  |     |     |  |
|                |                                                                                                   |                  |                              | $V_{DD} = 2.0 V$                                                                                                                                                                                 |           | Resonator connection    |      | 1.1         | 1.7               |             |             |                  |    |                      |  |     |     |  |

**Notes 1.** Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.

- 2. When high-speed on-chip oscillator clock is stopped.
- 3. When high-speed system clock is stopped
- 4. Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS(High speed main) mode:  $V_{DD} = 2.7 \text{ V}$  to 5.5 V @1 MHz to 24 MHz  $V_{DD} = 2.4 \text{ V}$  to 5.5 V @1 MHz to 16 MHz

LS(Low speed main) mode:  $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V} @1 \text{ MHz to } 8 \text{ MHz}$ 

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: high-speed on-chip oscillator clock frequency
  - **3.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$ .



#### Minimum Instruction Execution Time during Main System Clock Operation



When the high-speed on-chip oscillator clock is selected During self programming When high-speed system clock is selected \_ \_ \_

\_ . \_ .

TCY vs VDD (LS (low-speed main) mode)



When the high-speed on-chip oscillator clock is selected

--- During self programming ---. When high-speed system clock is selected



| Parameter                                               | Symbol | Conditions                            |                                                                                                                           | HS (high-<br>main) M |      | LS (low-spe<br>Mod | -    | Unit |
|---------------------------------------------------------|--------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------|------|--------------------|------|------|
|                                                         |        |                                       |                                                                                                                           | MIN.                 | MAX. | MIN.               | MAX. |      |
| SCKp cycle time                                         | tKCY1  | tксү1 ≥ 4/fc∟к                        | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                     | 167                  |      | 500                |      | ns   |
|                                                         |        |                                       | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                     | 250                  |      | 500                |      | ns   |
|                                                         |        |                                       | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                     | -                    |      | 500                |      | ns   |
| SCKp high-/low-level width                              | tкнı,  | $4.0~V \leq V_{\text{DD}} \leq$       | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ t $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ t |                      |      | tксү1/2-50         |      | ns   |
|                                                         | tĸ∟1   | $2.7~V \leq V_{\text{DD}} \leq$       |                                                                                                                           |                      |      | tксү1/2-50         |      | ns   |
|                                                         |        | $2.4~V \leq V_{\text{DD}} \leq$       | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$                                                              |                      |      | tксү1/2–50         |      | ns   |
|                                                         |        | $1.8~V \leq V_{\text{DD}} \leq$       | 5.5 V                                                                                                                     | -                    |      | tксү1/2-50         |      | ns   |
| SIp setup time (to SCKp↑)                               | tsik1  | $4.0~V \leq V_{\text{DD}} \leq$       | 5.5 V                                                                                                                     | 44                   |      | 110                |      | ns   |
| Note 1                                                  |        | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                                                                                                                           | 44                   |      | 110                |      | ns   |
|                                                         |        | $2.4~V \leq V_{\text{DD}} \leq$       | 5.5 V                                                                                                                     | 75                   |      | 110                |      | ns   |
|                                                         |        | $1.8~V \leq V_{\text{DD}} \leq$       | 5.5 V                                                                                                                     | -                    |      | 110                |      | ns   |
| SIp hold time<br>(from SCKp↑) <sup>№te 2</sup>          | tksi1  |                                       |                                                                                                                           | 19                   |      | 19                 |      | ns   |
| Delay time from SCKp↓ to<br>SOp output <sup>№te 3</sup> | tkso1  | C = 30 pF <sup>Note4</sup>            |                                                                                                                           |                      | 25   |                    | 25   | ns   |

## (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (T<sub>A</sub> = -40 to +85°C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.
- **Caution** Select the normal input buffer for the SIp pin and the normal output mode for the SOp and SCKp pins by using port input mode register 1 (PIM1) and port output mode registers 0, 1, 4 (POM0, POM1, POM4).
- **Remarks 1.** p: CSI number (p = 00, 01, 11, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products)
  - 2. fMCK: Serial array unit operation clock frequency
    - (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products.))



| Parameter                         | Symbol |              | Condition                                                                                                                     | ns                                                                                                                                           | ```  | igh-speed<br>n) Mode |      |                                                                                                                                                                                                                                                                                                                                                                               | Unit |
|-----------------------------------|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                                   |        |              |                                                                                                                               |                                                                                                                                              | MIN. | MAX.                 | MIN. | MAX.                                                                                                                                                                                                                                                                                                                                                                          |      |
| Transfer<br>rate <sup>№0te4</sup> |        | Reception    | $4.0 V \le V_{DD} \le 5.5 V$ ,<br>$2.7 V \le V_b \le 4.0 V$                                                                   |                                                                                                                                              |      | fмск/6<br>Note1      |      | fмск/6           Note1           1.3           fмск/6           Note1,2           1.3           Note4           2.8           Note5           Note6           1.2           Note7 | bps  |
|                                   |        |              | Theor                                                                                                                         | retical value of the maximum<br>ier rate<br>f <sub>CLK</sub>                                                                                 |      | 4.0                  |      | 1.3                                                                                                                                                                                                                                                                                                                                                                           | Mbps |
|                                   |        |              | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \\ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V \end{array}$                |                                                                                                                                              |      | fмск/6<br>Note1      |      |                                                                                                                                                                                                                                                                                                                                                                               | bps  |
|                                   |        |              | transf                                                                                                                        | retical value of the maximum<br>er rate<br>f <sub>CLK</sub> <sup>Note3</sup>                                                                 |      | 4.0                  |      | fмск/6           Note1           1.3           fмск/6           Note1           1.3           fмск/6           Note1           1.3           fmcк/6           Note3           1.3           fmcк/6           Note4           2.8           Note5           Note6                                                                                                              | Mbps |
|                                   |        |              | $\label{eq:VDD} \begin{array}{l} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \\ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V \end{array}$ |                                                                                                                                              |      | fмск/6<br>Notes1, 2  |      |                                                                                                                                                                                                                                                                                                                                                                               | bps  |
|                                   |        |              | transf                                                                                                                        | retical value of the maximum<br>er rate<br>f <sub>CLK</sub> <sup>Note3</sup>                                                                 |      | 4.0                  | 1.3  | 1.3                                                                                                                                                                                                                                                                                                                                                                           | Mbps |
|                                   |        | Transmission | $4.0 V \le V_{DD} \le 5.5 V$ ,<br>$2.7 V \le V_b \le 4.0 V$                                                                   |                                                                                                                                              |      | Note4                |      | Note4                                                                                                                                                                                                                                                                                                                                                                         | bps  |
|                                   |        |              | Theor<br>transf                                                                                                               | retical value of the maximum<br>er rate<br>50 pF, $R_b = 1.4 \text{ k}\Omega$ , $V_b = 2.7 \text{ V}$                                        |      | 2.8<br>Note5         |      | -                                                                                                                                                                                                                                                                                                                                                                             | Mbps |
|                                   |        |              | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \\ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \end{array}$               |                                                                                                                                              |      | Note6                |      | Note6                                                                                                                                                                                                                                                                                                                                                                         | bps  |
|                                   |        |              | Theor<br>transf                                                                                                               | retical value of the maximum<br>er rate<br>$50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega, \text{ V}_{\text{b}} = 2.3 \text{ V}$ |      | 1.2<br>Note7         |      |                                                                                                                                                                                                                                                                                                                                                                               | Mbps |
|                                   |        |              | $\label{eq:VDD} \begin{array}{l} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \\ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V \end{array}$ |                                                                                                                                              |      | Notes<br>2, 8        |      | Notes<br>2, 8                                                                                                                                                                                                                                                                                                                                                                 | bps  |
|                                   |        |              | transf                                                                                                                        | retical value of the maximum<br>er rate<br>50 pF, $R_b = 5.5 \text{ k}\Omega$ , $V_b = 1.6 \text{ V}$                                        |      | 0.43<br>Note9        |      | 0.43<br>Note9                                                                                                                                                                                                                                                                                                                                                                 | Mbps |

## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) ( $T_A = -40$ to $+85^{\circ}$ C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

- $\textbf{2.} \quad \textbf{Use it with } V_{\text{DD}} \geq V_{\text{b}}.$
- 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLk) are: HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

16 MHz (2.4 V 
$$\leq$$
 V<sub>DD</sub>  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V  $\leq$  V\_DD  $\leq$  5.5 V)

**4.** The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  V\_DD  $\leq$  5.5 V and 2.7 V  $\leq$  V\_b  $\leq$  4.0 V

Maximum transfer rate =

$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =

 $\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}$   $(\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits} \times 100 [\%]$ 

\* This value is the theoretical value of the relative difference between the transmission and reception sides.



## (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK00... internal clock output, corresponding CSI00 only)

| Parameter                                                  | Symbol            |                                                                                                                           | Conditions                                                                                                                                     | HS (hig<br>main) | •    | LS (low<br>main) |      | Unit |
|------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------------------|------|------|
|                                                            |                   |                                                                                                                           |                                                                                                                                                | MIN.             | MAX. | MIN.             | MAX. |      |
| SCK00 cycle time                                           | tксү1             | tĸcy1≥2/fCLK                                                                                                              |                                                                                                                                                | 200              |      | 1150             |      | ns   |
|                                                            |                   |                                                                                                                           | $\begin{array}{l} 2.7 \; V \leq V_{DD} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 20 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$ | 300              |      | 1150             |      | ns   |
| SCK00 high-level width                                     | tкнı              | $4.0 \text{ V} \leq V_{DD} \leq 5.8$ $C_b = 20 \text{ pF}, \text{ R}_b =$                                                 | 5 V, 2.7 V $\leq$ Vb $\leq$ 4.0 V, $\approx$ 1.4 k\Omega                                                                                       | tксү1/2 –<br>50  |      | tксү1/2–<br>50   |      | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ pF}$   | 0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, $.2.7$ kΩ                                                                                                 | tксү1/2 –<br>120 |      | tксү1/2 –<br>120 |      | ns   |
| SCK00 low-level width                                      | tĸ∟ı              | $\begin{array}{l} 4.0 \ V \leq V_{DD} \leq 5.8 \\ C_b = 20 \ pF, \ R_b = \end{array}$                                     | 5 V, 2.7 V $\leq$ Vb $\leq$ 4.0 V, $\approx$ 1.4 k\Omega                                                                                       | tксү1/2 –<br>7   |      | tксү1/2 –<br>50  |      | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$    | 0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V,<br>: 2.7 kΩ                                                                                               | tксү1/2 –<br>10  |      | tксү1/2 –<br>50  |      | ns   |
| SI00 setup time<br>(to SCK00↑) <sup>Note 1</sup>           |                   |                                                                                                                           | 58                                                                                                                                             |                  | 479  |                  | ns   |      |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$    | $0$ V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, $\approx$ 2.7 kΩ                                                                                        | 121              |      | 479              |      | ns   |
| SI00 hold time<br>(from SCK00↑) <sup>Note 1</sup>          | tksi1             | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.8$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$  | $5~V,~2.7~V \leq V_b \leq 4.0~V,$ : 1.4 kΩ                                                                                                     | 10               |      | 10               |      | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ pF}$   | 0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, $.2.7$ kΩ                                                                                                 | 10               |      | 10               |      | ns   |
| Delay time from SCK00↓<br>to SO00 output <sup>Note 1</sup> | tkso1             | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.8$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ pF}$ | 5 V, 2.7 V $\leq$ Vb $\leq$ 4.0 V, $\approx$ 1.4 k\Omega                                                                                       |                  | 60   |                  | 60   | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$    | 0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V,<br>: 2.7 kΩ                                                                                               |                  | 130  |                  | 130  | ns   |
| SI00 setup time<br>(to SCK00↓) <sup>Note 2</sup>           | tsıĸı             | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.8$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ pF}$ | 5 V, 2.7 V $\leq$ Vb $\leq$ 4.0 V, $\approx$ 1.4 k\Omega                                                                                       | 23               |      | 110              |      | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$    | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>: 2.7 kΩ                                                                                     | 33               |      | 110              |      | ns   |
| SI00 hold time<br>(from SCK00↓) <sup>Note 2</sup>          | tksi1             | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.8$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$  | $5~V,~2.7~V \leq V_b \leq 4.0~V,$ : 1.4 kΩ                                                                                                     | 10               |      | 10               |      | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ pF}$   | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>: 2.7 kΩ                                                                                     | 10               |      | 10               |      | ns   |
| Delay time from SCK00↑<br>to SO00 output <sup>Note 2</sup> | t <sub>KSO1</sub> | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.8$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 10 \text{ pF}$   | 5 V, 2.7 V $\leq$ V_b $\leq$ 4.0 V, : 1.4 k\Omega                                                                                              |                  | 10   |                  | 10   | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ C}_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 10 \text{ pF}$ | $\label{eq:Vb} \begin{array}{l} V, \ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \\ \mathfrak{c}. \ 2.7 \ k\Omega \end{array}$                            |                  | 10   |                  | 10   | ns   |

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

(Notes, Caution, and Remarks are listed on the next page.)



- **Notes 1.** When DAP00 = 0 and CKP00 = 0, or DAP00 = 1 and CKP00 = 1
  - **2.** When DAP00 = 0 and CKP00 = 1, or DAP00 = 1 and CKP00 = 0.
- Caution Select the TTL input buffer for the SI00 pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SO00 pin and SCK00 pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.
- **Remarks 1.** R<sub>b</sub> [Ω]:Communication line (SCK00, SO00) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCK00, SO00) load capacitance, V<sub>b</sub> [V]: Communication line voltage
  - fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register 0 (SPS0) and the CKS00 bit of serial mode register 00 (SMR00).)





#### CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)

**Remark** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)



#### 2.5.2 Serial interface IICA

| Parameter                                       | Symbol       | Conditions               | HS     | HS (high-speed main) mode |           |      | Unit |
|-------------------------------------------------|--------------|--------------------------|--------|---------------------------|-----------|------|------|
|                                                 |              |                          | LS     | (low-spee                 | d main) m | ode  |      |
|                                                 |              |                          | Standa | rd Mode                   | Fast      | Mode |      |
|                                                 |              |                          | MIN.   | MAX.                      | MIN.      | MAX. |      |
| SCLA0 clock frequency                           | fsc∟         | Fast mode: fclk≥ 3.5 MHz |        |                           | 0         | 400  | kHz  |
|                                                 |              | Normal mode: fcLK≥ 1 MHz | 0      | 100                       |           |      | kHz  |
| Setup time of restart condition                 | tsu:sta      |                          | 4.7    |                           | 0.6       |      | μS   |
| Hold time <sup>Note 1</sup>                     | thd:sta      |                          | 4.0    |                           | 0.6       |      | μS   |
| Hold time when SCLA0 = "L"                      | tLOW         |                          | 4.7    |                           | 1.3       |      | μs   |
| Hold time when SCLA0 = "H"                      | tніgн        |                          | 4.0    |                           | 0.6       |      | μs   |
| Data setup time (reception)                     | tsu:dat      |                          | 250    |                           | 100       |      | ns   |
| Data hold time (transmission) <sup>Note 2</sup> | thd:dat      |                          | 0      | 3.45                      | 0         | 0.9  | μs   |
| Setup time of stop condition                    | tsu:sto      |                          | 4.0    |                           | 0.6       |      | μs   |
| Bus-free time                                   | <b>t</b> BUF |                          | 4.7    |                           | 1.3       |      | μs   |

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

<R>

The first clock pulse is generated after this period when the start/restart condition is detected. Notes 1.

2. The maximum value (MAX.) of thD:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution Only in the 30-pin products, the values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- Remark The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

| Normal mode: | $C_b = 400 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega$ |
|--------------|----------------------------------------------------------|
| Fast mode:   | $C_b$ = 320 pF, Rb = 1.1 k $\Omega$                      |

IICA serial transfer timing





#### 2.6 Analog Characteristics

#### 2.6.1 A/D converter characteristics

Classification of A/D converter characteristics

| Input channel                        |                                                                  | Reference Voltage                                          |                                                                |
|--------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------|
|                                      | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = VDD<br>Reference voltage (-) = Vss | Reference voltage (+) = VBGR<br>Reference voltage (-) = AVREFM |
| ANI0 to ANI3                         | Refer to 28.6.1 (1).                                             | Refer to <b>28.6.1 (3)</b> .                               | Refer to 28.6.1 (4).                                           |
| ANI16 to ANI22                       | Refer to <b>28.6.1 (2)</b> .                                     |                                                            |                                                                |
| Internal reference voltage           | Refer to 28.6.1 (1).                                             |                                                            | -                                                              |
| Temperature sensor<br>output voltage |                                                                  |                                                            |                                                                |

(1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI2, ANI3, internal reference voltage, and temperature sensor output voltage

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{VDD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{AV}_{\text{REFP}}, \text{ Reference voltage (-)} = \text{AV}_{\text{REFM}} = 0 \text{ V})$ 

| Parameter                                                       | Symbol                         | Cor                                                           | nditions                               | MIN.   | TYP.                   | MAX.                             | Unit         |
|-----------------------------------------------------------------|--------------------------------|---------------------------------------------------------------|----------------------------------------|--------|------------------------|----------------------------------|--------------|
| Resolution                                                      | RES                            |                                                               |                                        | 8      |                        | 10                               | bit          |
| Overall error <sup>Note 1</sup>                                 | AINL                           | 10-bit resolution                                             |                                        |        | 1.2                    | ±3.5                             | LSB          |
|                                                                 |                                | $AV_{REFP} = V_{DD}{}^{Note 3}$                               |                                        |        | 1.2                    | $\pm 7.0^{\text{Note 4}}$        | LSB          |
| Conversion time                                                 | <b>t</b> CONV                  | 10-bit resolution                                             | $3.6~V \leq V\text{DD} \leq 5.5~V$     | 2.125  |                        | 39                               | μS           |
|                                                                 |                                | Target pin: ANI2, ANI3                                        | $2.7~V \leq V \text{dd} \leq 5.5~V$    | 3.1875 |                        | 39                               | μS           |
|                                                                 |                                |                                                               | $1.8~V \leq V \text{DD} \leq 5.5~V$    | 17     |                        | 39                               | μS           |
|                                                                 |                                |                                                               |                                        | 57     |                        | 95                               | μS           |
|                                                                 |                                | 10-bit resolution                                             | $3.6~V \leq V \text{DD} \leq 5.5~V$    | 2.375  |                        | 39                               | μS           |
|                                                                 | refer                          | Target pin: Internal                                          | $2.7~V \leq V\text{DD} \leq 5.5~V$     | 3.5625 |                        | 39                               | μS           |
| Zara appla array <sup>Notes 1,2</sup> EZS     10 bit recolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17                                                            |                                        | 39     | μs                     |                                  |              |
| Zero-scale error <sup>Notes 1, 2</sup>                          | EZS                            | 10-bit resolution<br>AVREFP = VDD Note 3                      |                                        |        |                        | ±0.25<br>±0.50 <sup>Note 4</sup> | %FSR         |
| Full-scale error <sup>Notes 1, 2</sup>                          | EFS                            | 10-bit resolution                                             |                                        |        |                        |                                  | %FSR         |
| Full-scale error                                                | EFS                            | $AV_{REFP} = V_{DD}^{Note 3}$                                 |                                        |        |                        | ±0.25<br>±0.50 <sup>Note 4</sup> | %FSR<br>%FSR |
| Integral linearity error <sup>Note 1</sup>                      | ILE                            | 10-bit resolution                                             |                                        |        |                        | ±0.50<br>±2.5                    | LSB          |
|                                                                 |                                | $AV_{REFP} = V_{DD}^{Note 3}$                                 |                                        |        |                        | $\pm 5.0^{\text{Note 4}}$        | LSB          |
| Differential linearity error                                    | DLE                            | 10-bit resolution                                             |                                        |        |                        | ±1.5                             | LSB          |
| Note 1                                                          |                                | $AV_{REFP} = V_{DD}^{Note 3}$                                 |                                        |        |                        | $\pm 2.0^{\text{Note 4}}$        | LSB          |
| Analog input voltage                                            | VAIN                           | ANI2, ANI3                                                    |                                        | 0      |                        | AVREFP                           | V            |
|                                                                 |                                | Internal reference voltage (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS | e<br>(high-speed main) mode)           |        | VBGR <sup>Note 5</sup> |                                  | V            |
|                                                                 |                                | Temperature sensor outp (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS    | out voltage<br>(high-speed main) mode) |        | VTMPS25 Note :         | 5                                | V            |

(Notes are listed on the next page.)



#### <R> 2.7 Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics

| $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ |        |            |                      |      |      |      |
|--------------------------------------------------------------------------|--------|------------|----------------------|------|------|------|
| Parameter                                                                | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
| Data retention supply voltage                                            | Vdddr  |            | 1.46 <sup>Note</sup> |      | 5.5  | V    |

<R> Note This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



#### 2.8 Flash Memory Programming Characteristics

| <r></r> | Parameter                          | Symbol | Conditions            | MIN.    | TYP.      | MAX. | Unit  |
|---------|------------------------------------|--------|-----------------------|---------|-----------|------|-------|
|         | System clock frequency             | fclĸ   |                       | 1       |           | 24   | MHz   |
|         | Code flash memory rewritable times | Cerwr  | Retained for 20 years | 1,000   |           |      | Times |
|         | Notes 1, 2, 3                      |        | $T_A = 85^{\circ}C$   |         |           |      |       |
|         | Data flash memory rewritable times |        | Retained for 1 year   |         | 1,000,000 |      |       |
|         | Notes 1, 2, 3                      |        | $T_A = 25^{\circ}C$   |         |           |      |       |
|         |                                    |        | Retained for 5 years  | 100,000 |           |      |       |
|         |                                    |        | $T_A = 85^{\circ}C$   |         |           |      |       |
|         |                                    |        | Retained for 20 years | 10,000  |           |      |       |
|         |                                    |        | $T_A = 85^{\circ}C$   |         |           |      |       |

Notes 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library
- 3. These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.



# <R> 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C)

<R> This chapter describes the following electrical specifications.

Target products G: Industrial applications  $T_A = -40$  to  $+105^{\circ}C$ 

<R> R5F102xxGxx

- **Cautions 1.** The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product.
  - **3.** Please contact Renesas Electronics sales office for derating of operation under  $T_A = +85^{\circ}C$  to  $+105^{\circ}C$ . Derating is the systematic reduction of load for the sake of improved reliability.

## Remark When the RL78 microcontroller is used in the range of T<sub>A</sub> = -40 to +85 °C, see CHAPTER 28 <R> ELECTRICAL SPECIFICATIONS (A: T<sub>A</sub> = -40 to +85 °C).

There are following differences between the products "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}C$ )" and the products "A: Consumer applications, and D: Industrial applications".

| Parameter                           | Арр                                                     | lication                                                    |
|-------------------------------------|---------------------------------------------------------|-------------------------------------------------------------|
|                                     | A: Consumer applications,<br>D: Industrial applications | G: Industrial applications                                  |
| Operating ambient temperature       | T <sub>A</sub> = -40 to +85°C                           | T <sub>A</sub> = -40 to +105°C                              |
| Operating mode                      | HS (high-speed main) mode:                              | HS (high-speed main) mode only:                             |
| Operating voltage range             | $2.7~V \leq V_{\text{DD}} \leq 5.5~V@1~MHz$ to 24 MHz   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ @ 1 MHz to 24 MHz     |
|                                     | 2.4 V $\leq$ V_{DD} $\leq$ 5.5 V@1 MHz to 16 MHz        | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ @1 MHz to 16 MHz      |
|                                     | LS (low-speed main) mode:                               |                                                             |
|                                     | 1.8 V $\leq$ V_{DD} $\leq$ 5.5 V@1 MHz to 8 MHz         |                                                             |
| High-speed on-chip oscillator clock | R5F102 products, 1.8 V $\leq$ V_DD $\leq$ 5.5 V:        | R5F102 products, 2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V: |
| accuracy                            | ±1.0%@ T <sub>A</sub> = -20 to +85°C                    | ±2.0%@ T <sub>A</sub> = +85 to +105°C                       |
|                                     | $\pm 1.5\%$ @ T <sub>A</sub> = -40 to -20°C             | ±1.0%@ T <sub>A</sub> = -20 to +85°C                        |
|                                     | R5F103 products, 1.8 V $\leq$ V_DD $\leq$ 5.5 V:        | ±1.5% @ T <sub>A</sub> = -40 to -20°C                       |
|                                     | ±5.0%@ T <sub>A</sub> = -40 to +85°C                    |                                                             |
| Serial array unit                   | UART                                                    | UART                                                        |
|                                     | CSI: fcLK/2 (supporting 12 Mbps), fcLK/4                | CSI: fclk/4                                                 |
|                                     | Simplified I <sup>2</sup> C communication               | Simplified I <sup>2</sup> C communication                   |
| Voltage detector                    | Rise detection voltage: 1.88 V to 4.06 V                | Rise detection voltage: 2.61 V to 4.06 V                    |
|                                     | (12 levels)                                             | (8 levels)                                                  |
|                                     | Fall detection voltage: 1.84 V to 3.98 V                | Fall detection voltage: 2.55 V to 3.98 V                    |
|                                     | (12 levels)                                             | (8 levels)                                                  |

Remark The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications, and D: Industrial applications". For details, refer to 29.1 to 29.10.



#### 3.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings (T<sub>A</sub> = 25°C)

| Parameter                                       | Symbols          |                    | Conditions                                                                                                                                         | Ratings                                                                | Unit |
|-------------------------------------------------|------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|
| Supply Voltage                                  | VDD              |                    |                                                                                                                                                    | -0.5 to + 6.5                                                          | V    |
| REGC terminal input<br>voltage <sup>Note1</sup> | VIREGC           | REGC               |                                                                                                                                                    | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> + 0.3<br><sub>Note 2</sub> | V    |
| Input Voltage                                   | VI1              | Other than P60, F  | 261                                                                                                                                                | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 3</sup>                        | V    |
|                                                 | VI2              | P60, P61 (N-ch o   | pen drain)                                                                                                                                         | -0.3 to 6.5                                                            | V    |
| Output Voltage                                  | Vo               |                    |                                                                                                                                                    | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 3</sup>                        | V    |
| Analog input voltage                            | VAI              | 20, 24-pin produc  | ts: ANI0 to ANI3, ANI16 to ANI22                                                                                                                   | -0.3 to V <sub>DD</sub> + 0.3                                          | V    |
|                                                 |                  | 30-pin products: A | ANIO to ANI3, ANI16 to ANI19                                                                                                                       | and -0.3 to<br>AVREF(+)+0.3 <sup>Notes 3, 4</sup>                      |      |
| Output current, high                            | Іон1             | Per pin            | Other than P20 to P23                                                                                                                              | -40                                                                    | mA   |
|                                                 |                  | Total of all pins  | All the terminals other than P20 to P23                                                                                                            | -170                                                                   | mA   |
|                                                 |                  |                    | 20-, 24-pin products: P40 to P42                                                                                                                   | -70                                                                    | mA   |
|                                                 |                  |                    | 30-pin products: P00, P01, P40, P120                                                                                                               |                                                                        |      |
|                                                 |                  |                    | 20-, 24-pin products: P00 to P03 <sup>Note 5</sup> ,<br>P10 to P14<br>30-pin products: P10 to P17, P30, P31,<br>P50, P51, P147                     | -100                                                                   | mA   |
|                                                 | Іон2             | Per pin            | P20 to P23                                                                                                                                         | -0.5                                                                   | mA   |
|                                                 |                  | Total of all pins  |                                                                                                                                                    | -2                                                                     | mA   |
| Output current, low                             | IOL1             | Per pin            | Other than P20 to P23                                                                                                                              | 40                                                                     | mA   |
|                                                 |                  | Total of all pins  | All the terminals other than P20 to P23                                                                                                            | 170                                                                    | mA   |
|                                                 |                  |                    | 20-, 24-pin products: P40 to P42<br>30-pin products: P00, P01, P40, P120                                                                           | 70                                                                     | mA   |
|                                                 |                  |                    | 20-, 24-pin products: P00 to P03 <sup>Note 5</sup> ,<br>P10 to P14, P60, P61<br>30-pin products: P10 to P17, P30, P31,<br>P50, P51, P60, P61, P147 | 100                                                                    | mA   |
|                                                 | I <sub>OL2</sub> | Per pin            | P20 to P23                                                                                                                                         | 1                                                                      | mA   |
|                                                 |                  | Total of all pins  |                                                                                                                                                    | 5                                                                      | mA   |
| Operating ambient<br>temperature                | TA               |                    |                                                                                                                                                    | -40 to +105                                                            | °C   |
| Storage temperature                             | Tstg             |                    |                                                                                                                                                    | -65 to +150                                                            | °C   |

Notes 1. 30-pin product only.

- 2. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value determines the absolute maximum rating of the REGC pin. Do not use it with voltage applied.
- 3. Must be 6.5 V or lower.
- 4. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.
- 5. 24-pin products only.

**Caution** Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.** AVREF(+) : + side reference voltage of the A/D converter.
  - 3. Vss : Reference voltage



| $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ |        |                                                                                                                                                                                               |                                                           |      |      |                |      |
|--------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|------|----------------|------|
| Parameter                                                                                                                      | Symbol | Conditions                                                                                                                                                                                    |                                                           | MIN. | TYP. | MAX.           | Unit |
| Output current, low <sup>Note 1</sup>                                                                                          | Iol1   | 20-, 24-pin products:<br>Per pin for P00 to P03 <sup>Note 4</sup> ,<br>P10 to P14, P40 to P42<br>30-pin products:<br>Per pin for P00, P01, P10 to P17, P30,<br>P31, P40, P50, P51, P120, P147 |                                                           |      |      | 8.5<br>Note 2  | mA   |
|                                                                                                                                |        | Per pin for P60, P61                                                                                                                                                                          |                                                           |      |      | 15.0<br>Note 2 | mA   |
|                                                                                                                                |        | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     |      |      | 25.5           | mA   |
|                                                                                                                                |        | Total of P40 to P42                                                                                                                                                                           | $2.7~V \leq V_{\text{DD}} < 4.0~V$                        |      |      | 9.0            | mA   |
|                                                                                                                                |        | 30-pin products:<br>Total of P00, P01, P40, P120<br>(When duty $\leq 70\%^{\text{Note 3}}$ )                                                                                                  | $2.4~V \leq V_{\text{DD}} < 2.7~V$                        |      |      | 1.8            | mA   |
|                                                                                                                                |        | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     |      |      | 40.0           | mA   |
|                                                                                                                                |        | Total of P00 to P03 <sup>№ te 4</sup> ,<br>P10 to P14, P60, P61                                                                                                                               | $2.7~V \leq V_{\text{DD}} < 4.0~V$                        |      |      | 27.0           | mA   |
|                                                                                                                                |        | 30-pin products:<br>Total of P10 to P17, P30, P31, P50,<br>P51, P60, P61, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                   | $2.4 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |      |      | 5.4            | mA   |
|                                                                                                                                |        | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                           |                                                           |      |      | 65.5           | mA   |
|                                                                                                                                | IOL2   | Per pin for P20 to P23                                                                                                                                                                        |                                                           |      |      | 0.4            | mA   |
|                                                                                                                                |        | Total of all pins                                                                                                                                                                             |                                                           |      |      | 1.6            | mA   |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

Notes 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the Vss pin.

2. However, do not exceed the total current value.

3. The output current value under conditions where the duty factor  $\leq$  70%.

If duty factor > 70%: The output current value can be calculated with the following expression (where n represents the duty factor as a percentage).

• Total output current of pins =  $(I_{OL} \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and  $I_{OL}$  = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \cong 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- **4.** 24-pin products only.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



(0/4)

#### (1) 20-, 24-pin products

| T <sub>A</sub> = –40 to   | +105°C,    | 2.4 V ≤ `              | $V$ DD $\leq$ 5.5 V, Vss                         | = 0 V)                                                           |                         |      |      |       | (2/2) |
|---------------------------|------------|------------------------|--------------------------------------------------|------------------------------------------------------------------|-------------------------|------|------|-------|-------|
| Parameter                 | Symbol     |                        |                                                  | Conditions                                                       |                         | MIN. | TYP. | MAX.  | Unit  |
| Supply                    | DD2 Note 2 | HALT                   | HS (High-speed                                   | $f_{IH} = 24 \text{ MHz}^{Note 4}$                               | VDD = 5.0 V             |      | 440  | 2230  | μA    |
| current <sup>Note 1</sup> |            | mode                   | main) mode <sup>Note 6</sup>                     |                                                                  | VDD = 3.0 V             |      | 440  | 2230  |       |
|                           |            |                        |                                                  | fıн = 16 MHz <sup>№ote 4</sup>                                   | VDD = 5.0 V             |      | 400  | 1650  | μA    |
|                           |            |                        |                                                  |                                                                  | V <sub>DD</sub> = 3.0 V |      | 400  | 1650  |       |
|                           |            |                        |                                                  | fмх = 20 MHz <sup>Note 3</sup> ,                                 | Square wave input       |      | 280  | 1900  | μA    |
|                           |            |                        |                                                  | $V_{DD} = 5.0 V$                                                 | Resonator connection    |      | 450  | 2000  |       |
|                           |            |                        | $V_{DD} = 3.0 V$                                 | fмx = 20 MHz <sup>Note 3</sup> ,                                 | Square wave input       |      | 280  | 1900  | μA    |
|                           |            |                        |                                                  | VDD = 3.0 V                                                      | Resonator connection    |      | 450  | 2000  |       |
|                           |            |                        |                                                  | $f_{MX} = 10 \text{ MHz}^{Note 3},$                              | Square wave input       |      | 190  | 1010  | μA    |
|                           |            |                        |                                                  | $V_{DD} = 5.0 V$<br>f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , | Resonator connection    |      | 260  | 1090  |       |
|                           |            |                        |                                                  |                                                                  | Square wave input       |      | 190  | 1010  | μA    |
|                           |            |                        |                                                  | $V_{DD} = 3.0 V$                                                 | Resonator connection    |      | 260  | 1090  |       |
|                           | DD3 Note 5 | STOP                   | $T_A = -40^{\circ}C$                             |                                                                  |                         |      | 0.19 | 0.50  | μA    |
|                           |            | mode                   | T <sub>A</sub> = +25°C                           |                                                                  |                         |      | 0.24 | 0.50  |       |
|                           |            | T <sub>A</sub> = +50°C |                                                  |                                                                  |                         | 0.32 | 0.80 |       |       |
|                           |            |                        | T <sub>A</sub> = +70°C<br>T <sub>A</sub> = +85°C |                                                                  |                         |      | 0.48 | 1.20  |       |
|                           |            |                        |                                                  |                                                                  |                         |      | 0.74 | 2.20  |       |
|                           |            |                        | T <sub>A</sub> = +105°C                          |                                                                  |                         |      | 1.50 | 10.20 |       |

**Notes 1.** Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.

- **2.** During HALT instruction execution by flash memory.
- **3.** When high-speed on-chip oscillator clock is stopped.
- 4. When high-speed system clock is stopped.
- 5. Not including the current flowing into the 12-bit interval timer and watchdog timer.
- 6. Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS (High speed main) mode:  $V_{DD} = 2.7$  V to 5.5 V @1 MHz to 24 MHz  $V_{DD} = 2.4$  V to 5.5 V @1 MHz to 16 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fill: high-speed on-chip oscillator clock frequency
  - 3. Except temperature condition of the TYP. value is  $T_A = 25^{\circ}C$ , other than STOP mode



(0/0)



#### CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- Remarks 1. p: CSI number (p = 00, 01, 11, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3)
  2. fMCK: Serial array unit operation clock frequency
  - (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3))



#### 3.6 Analog Characteristics

#### 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

| Input channel                        |                                                                  | Reference Voltage                                          |                                                                |
|--------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------|
|                                      | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = VDD<br>Reference voltage (-) = Vss | Reference voltage (+) = VBGR<br>Reference voltage (-) = AVREFM |
| ANI0 to ANI3                         | Refer to 29.6.1 (1).                                             | Refer to 29.6.1 (3).                                       | Refer to 29.6.1 (4).                                           |
| ANI16 to ANI22                       | Refer to <b>29.6.1 (2)</b> .                                     |                                                            |                                                                |
| Internal reference voltage           | Refer to 29.6.1 (1).                                             |                                                            | -                                                              |
| Temperature sensor<br>output voltage |                                                                  |                                                            |                                                                |

(1) When reference voltage (+) = AV<sub>REFP</sub>/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AV<sub>REFM</sub>/ANI1 (ADREFM = 1), target pin: ANI2, ANI3, internal reference voltage, and temperature sensor output voltage

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{AV}_{REFP} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{REFP}, \text{Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V})$ 

| Parameter                                  | Symbol        | Cor                                                                                              | nditions                            | MIN.   | TYP.                      | MAX.   | Unit |
|--------------------------------------------|---------------|--------------------------------------------------------------------------------------------------|-------------------------------------|--------|---------------------------|--------|------|
| Resolution                                 | RES           |                                                                                                  | 8                                   |        | 10                        | bit    |      |
| Overall error <sup>Note 1</sup>            | AINL          | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                      |                                     |        | 1.2                       | ±3.5   | LSB  |
| Conversion time                            | <b>t</b> CONV | 10-bit resolution                                                                                | $3.6~V \leq V \text{DD} \leq 5.5~V$ | 2.125  |                           | 39     | μS   |
|                                            |               | Target pin: ANI2, ANI3                                                                           | $2.7~V \leq V \text{DD} \leq 5.5~V$ | 3.1875 |                           | 39     | μS   |
|                                            |               |                                                                                                  | $2.4~V \leq V \text{DD} \leq 5.5~V$ | 17     |                           | 39     | μS   |
|                                            |               | 10-bit resolution                                                                                | $3.6~V \leq V \text{DD} \leq 5.5~V$ | 2.375  |                           | 39     | μS   |
|                                            |               | Target pin: Internal                                                                             | $2.7~V \leq V \text{DD} \leq 5.5~V$ | 3.5625 |                           | 39     | μS   |
|                                            |               | reference voltage, and<br>temperature sensor<br>output voltage<br>(HS (high-speed main)<br>mode) | $2.4~V \leq V_{DD} \leq 5.5~V$      | 17     |                           | 39     | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | EZS           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                      |                                     |        |                           | ±0.25  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | EFS           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                      |                                     |        |                           | ±0.25  | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                      |                                     |        |                           | ±2.5   | LSB  |
| Differential linearity error               | DLE           | 10-bit resolution<br>AVREFP = VDD Note 3                                                         |                                     |        |                           | ±1.5   | LSB  |
| Analog input voltage                       | VAIN          | ANI2, ANI3                                                                                       |                                     | 0      |                           | AVREFP | V    |
|                                            |               | Internal reference voltage<br>(HS (high-speed main) m                                            |                                     |        | VBGR Note 4               |        | V    |
|                                            |               | Temperature sensor outp<br>(HS (high-speed main) m                                               | •                                   |        | VTMPS25 <sup>Note 4</sup> | l      | V    |

(Notes are listed on the next page.)



Rising reset release voltage

Falling interrupt voltage

MAX.

2.86

3.03

2.97

3.14

3.07

4.22

4.13

3.90

3.83

4.06

3.98

Unit

v

V

V

v

V

V

٧

#### LVD detection voltage of interrupt & reset mode

| (T <sub>A</sub> = −40 to +10 | 5°C, Vpd | $r \leq V dc$ | o ≤ 5.5 V, Vss = 0 V)       |                              |      |      |  |
|------------------------------|----------|---------------|-----------------------------|------------------------------|------|------|--|
| Parameter                    | Symbol   |               | Cone                        | ditions                      | MIN. | TYP. |  |
| Interrupt and reset          | VLVDD0   | VPOC2,        | VPOC1, VPOC1 = 0, 1, 1, fal | ling reset voltage           | 2.64 | 2.75 |  |
| mode                         | VLVDD1   |               | LVIS1, LVIS0 = 1, 0         | Rising reset release voltage | 2.81 | 2.92 |  |
|                              |          |               |                             | Falling interrupt voltage    | 2.75 | 2.86 |  |
|                              | VLVDD2   |               | LVIS1, LVIS0 = 0, 1         | Rising reset release voltage | 2.90 | 3.02 |  |
|                              |          |               |                             | Falling interrupt voltage    | 2.85 | 2.96 |  |

LVIS1, LVIS0 = 0, 0

#### 3.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

VLVDD3

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

**Caution** Make sure to keep the internal reset state by the LVD circuit or an external reset until V<sub>DD</sub> reaches the operating voltage range shown in 29.4 AC Characteristics.



<R>

#### <R> 3.7 RAM Data Retention Characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, V_{SS} = 0 \text{ V})$

| Parameter                     | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|----------------------|------|------|------|
| Data retention supply voltage | Vdddr  |            | 1.44 <sup>Note</sup> |      | 5.5  | V    |

<R> Note This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



#### 3.8 Flash Memory Programming Characteristics

| Parameter                                        | Symbol | Conditions                                             | MIN.    | TYP.      | MAX. | Unit  |
|--------------------------------------------------|--------|--------------------------------------------------------|---------|-----------|------|-------|
| System clock frequency                           | fclк   |                                                        | 1       |           | 24   | MHz   |
| Code flash memory rewritable times Notes 1, 2, 3 | Cerwr  | Retained for 20 years<br>$T_A = 85^{\circ}C^{Notes 4}$ | 1,000   |           |      | Times |
| Data flash memory rewritable times Notes 1, 2, 3 |        | Retained for 1 year<br>$T_A = 25^{\circ}C^{Notes 4}$   |         | 1,000,000 |      |       |
|                                                  |        | Retained for 5 years<br>$T_A = 85^{\circ}C^{Notes 4}$  | 100,000 |           |      |       |
|                                                  |        | Retained for 20 years<br>$T_A = 85^{\circ}C^{Notes 4}$ | 10,000  |           |      |       |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.
- 4. This temperature is the average value at which data are retained.



#### 3.9 Dedicated Flash Memory Programmer Communication (UART)

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |  |  |  |
|---------------|--------|---------------------------|---------|------|-----------|------|--|--|--|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |  |  |  |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

#### 3.10 Timing of Entry to Flash Memory Programming Modes

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter                                                                                       | Symbol  | Conditions                                             | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released | tsuinit | POR and LVD reset are released before external release |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                  | tsu     | POR and LVD reset are released before external release | 10   |      |      | μS   |
| Time to hold the TOOL0 pin at the low level after the external reset is released                | tно     | POR and LVD reset are released before external release | 1    |      |      | ms   |
| (excluding the processing time of the firmware to control the flash memory)                     |         |                                                        |      |      |      |      |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{\text{su:}}$  Time to release the external reset after the TOOL0 pin is set to the low level
  - the: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)

