



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

XF

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I²C, UART/USART                                                            |
| Peripherals                | LVD, POR, PWM, WDT                                                              |
| Number of I/O              | 18                                                                              |
| Program Memory Size        | 8KB (8K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 768 x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 24-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 24-HWQFN (4x4)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10378ana-w5 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

<R>

## 1.2 List of Part Numbers



#### Figure 1-1. Part Number, Memory Size, and Package of RL78/G12

Notes 1. For details about the differences between the R5F102 products and the R5F103 products of RL78/G12, see 1.1 Differences between the R5F102 Products and the R5F103 Products.

2. Products only for "A: Consumer applications ( $T_A = -40$  to  $+85^{\circ}C$ )" and "D: Industrial applications ( $T_A = -40$  to  $+85^{\circ}C$ )"



#### 1.3.2 On-chip oscillator characteristics

(1) High-speed on-chip oscillator oscillation frequency of the R5F102 products

| Oscillator             | Condition                       | MIN  | MAX  | Unit |
|------------------------|---------------------------------|------|------|------|
| High-speed on-chip     | T <sub>A</sub> = -20 to +85 °C  | -1.0 | +1.0 | %    |
| oscillator oscillation | T <sub>A</sub> = -40 to -20 °C  | -1.5 | +1.5 |      |
| frequency accuracy     | T <sub>A</sub> = +85 to +105 °C | -2.0 | +2.0 |      |

(2) High-speed on-chip oscillator oscillation frequency of the R5F103 products

| Oscillator             | Condition                       | MIN  | MAX  | Unit |
|------------------------|---------------------------------|------|------|------|
| High-speed on-chip     | T <sub>A</sub> = -40 to + 85 °C | -5.0 | +5.0 | %    |
| oscillator oscillation |                                 |      |      |      |
| frequency accuracy     |                                 |      |      |      |

#### 1.3.3 Peripheral Functions

The following are differences in peripheral functions between the R5F102 products and the R5F103 products.

|                  | R5F102                      | product        | R5F103 product |           |         |  |
|------------------|-----------------------------|----------------|----------------|-----------|---------|--|
| RL78/G12         | 20, 24 pin                  | 30 pin product | 20, 24 pin     | 30 pin    |         |  |
|                  |                             | product        |                | product   | product |  |
| Serial interface | UART                        | 1 channel      | 3 channels     | 1 channel |         |  |
|                  | CSI                         | 2 channels     | 3 channels     | 1 channel |         |  |
|                  | Simplified I <sup>2</sup> C | 2 channels     | 3 channels     | None      |         |  |
| DMA function     |                             | 2 channels     |                | None      |         |  |
| Safety function  | CRC operation               | Yes            |                | None      |         |  |
|                  | RAM guard                   | Yes            |                | None      |         |  |
|                  | SFR guard                   | Yes            |                | None      |         |  |



# 1.7 Outline of Functions

This outline describes the function at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                         | Item                                   | 20-pin                                                                                     |                                                                                                                                                                                                                | 24-pin                                                                     |                                            | 30-pin              |                                 |  |  |
|-------------------------|----------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------|---------------------|---------------------------------|--|--|
|                         |                                        | R5F1026x                                                                                   | R5F1036x                                                                                                                                                                                                       | R5F1027x                                                                   | R5F1037x                                   | R5F102Ax            | R5F103Ax                        |  |  |
| Code flas               | h memory                               | 2 to 16                                                                                    | 2 to 16 KB Note 1 4 to 16 KB                                                                                                                                                                                   |                                                                            |                                            |                     |                                 |  |  |
| Data flash              | n memory                               | 2 KB                                                                                       | -                                                                                                                                                                                                              | 2 KB                                                                       | -                                          | 2 KB                | -                               |  |  |
| RAM                     |                                        | 256 B to                                                                                   | o 1.5 KB                                                                                                                                                                                                       | 512 B to                                                                   | o 1.5 KB                                   | 512 B               | to 2KB                          |  |  |
| Address s               | space                                  |                                                                                            |                                                                                                                                                                                                                | 11                                                                         | MB                                         |                     |                                 |  |  |
| Main<br>system<br>clock | High-speed system clock                | HS (High-spee<br>HS (High-spee                                                             | ed main) mode :<br>ed main) mode :                                                                                                                                                                             | n, external main s<br>1 to 20 MHz (Vc<br>1 to 16 MHz (Vc<br>1 to 8 MHz (Vc | D = 2.7  to  5.5  V<br>D = 2.4  to  5.5  V | ,                   |                                 |  |  |
|                         | High-speed on-chip<br>oscillator clock | HS (High-spee                                                                              | HS (High-speed main) mode : 1 to 24 MHz ( $V_{DD}$ = 2.7 to 5.5 V),<br>HS (High-speed main) mode : 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V),<br>LS (Low-speed main) mode : 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V) |                                                                            |                                            |                     |                                 |  |  |
| Low-spee                | d on-chip oscillator clock             | 15 kHz (TYP)                                                                               |                                                                                                                                                                                                                |                                                                            |                                            |                     |                                 |  |  |
| General-p               | ourpose register                       | (8-bit register $\times$ 8) $\times$ 4 banks                                               |                                                                                                                                                                                                                |                                                                            |                                            |                     |                                 |  |  |
| Minimum                 | instruction execution time             | 0.04167 $\mu$ s (High-speed on-chip oscillator clock: f <sub>IH</sub> = 24 MHz operation)  |                                                                                                                                                                                                                |                                                                            |                                            |                     |                                 |  |  |
|                         |                                        | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                 |                                                                                                                                                                                                                |                                                                            |                                            |                     |                                 |  |  |
| Instruction             | n set                                  | Data transfer (8/16 bits)                                                                  |                                                                                                                                                                                                                |                                                                            |                                            |                     |                                 |  |  |
|                         |                                        | Adder and subtractor/logical operation (8/16 bits)                                         |                                                                                                                                                                                                                |                                                                            |                                            |                     |                                 |  |  |
|                         |                                        | Multiplication (8 bits × 8 bits)                                                           |                                                                                                                                                                                                                |                                                                            |                                            |                     |                                 |  |  |
|                         | 1                                      | Rotate, barrel shift, and bit manipulation (set, reset, test, and Boolean operation), etc. |                                                                                                                                                                                                                |                                                                            |                                            |                     |                                 |  |  |
| I/O port                | Total                                  | 1                                                                                          | 8                                                                                                                                                                                                              | 2                                                                          | 2                                          | 2                   | 6                               |  |  |
|                         | CMOS I/O                               | (N-ch C                                                                                    | 2<br>D.D. I/O<br>nd voltage]: 4)                                                                                                                                                                               | (N-ch C                                                                    | 6<br>D.D. I/O<br>id voltage]: 5)           |                     | 1<br>D.D. I/O<br>d voltage]: 9) |  |  |
|                         | CMOS input                             |                                                                                            | 4                                                                                                                                                                                                              | 4                                                                          |                                            | 3                   |                                 |  |  |
|                         | N-ch open-drain I/O<br>(6 V tolerance) |                                                                                            |                                                                                                                                                                                                                | :                                                                          | 2                                          |                     |                                 |  |  |
| Timer                   | 16-bit timer                           |                                                                                            | 4 cha                                                                                                                                                                                                          | annels                                                                     |                                            | 8 cha               | nnels                           |  |  |
|                         | Watchdog timer                         |                                                                                            |                                                                                                                                                                                                                | 1 cha                                                                      | annel                                      |                     |                                 |  |  |
|                         | 12-bit Interval timer                  |                                                                                            |                                                                                                                                                                                                                | 1 cha                                                                      | annel                                      |                     |                                 |  |  |
| -                       | Timer output                           |                                                                                            | 4 cha<br>(PWM outp                                                                                                                                                                                             | nnels<br>outs: 3 <sup>№ te 3</sup> )                                       |                                            | 8 cha<br>(PWM outpu |                                 |  |  |

**Notes 1.** The self-programming function cannot be used in the R5F10266 and R5F10366.

2. The maximum number of channels when PIOR0 is set to 1.

**3.** The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves). (See **6.9.3 Operation as multiple PWM output function**.)

**Caution** When the flash memory is rewritten via a user program, the code flash area and RAM area are used because each library is used. When using the library, refer to RL78 Family Flash Self Programming Library Type01 User's Manual and RL78 Family Data Flash Library Type04 User's Manual.



## 2.3 DC Characteristics

#### 2.3.1 Pin characteristics

| Parameter                              | Symbol | Conditions                                                                                                                                                                                    |                                                           | MIN. | TYP. | MAX.            | Unit |
|----------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|------|-----------------|------|
| Output current, high <sup>Note 1</sup> | Іон1   | 20-, 24-pin products:<br>Per pin for P00 to P03 <sup>Note 4</sup> ,<br>P10 to P14, P40 to P42<br>30-pin products:<br>Per pin for P00, P01, P10 to P17, P30,<br>P31, P40, P50, P51, P120, P147 |                                                           |      |      | -10.0<br>Note 2 | mA   |
|                                        |        | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     |      |      | -30.0           | mA   |
|                                        |        | Total of P40 to P42                                                                                                                                                                           | $2.7~V \leq V_{\text{DD}} < 4.0~V$                        |      |      | -6.0            | mA   |
|                                        |        | 30-pin products:<br>Total of P00, P01, P40, P120<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                 | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |      |      | -4.5            | mA   |
|                                        |        | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     |      |      | -80.0           | mA   |
|                                        |        | Total of P00 to P03 <sup>Note 4</sup> , P10 to P14                                                                                                                                            | $2.7~V \leq V_{\text{DD}} < 4.0~V$                        |      |      | -18.0           | mA   |
|                                        |        | 30-pin products:<br>Total of P10 to P17, P30, P31,<br>P50, P51, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                             | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |      |      | -10.0           | mA   |
|                                        |        | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                           |                                                           |      |      | -100            | mA   |
|                                        | Іон2   | Per pin for P20 to P23                                                                                                                                                                        |                                                           |      |      | -0.1            | mA   |
|                                        |        | Total of all pins                                                                                                                                                                             |                                                           |      |      | -0.4            | mA   |

Notes 1. value of current at which the device operation is guaranteed even if the current flows from the VDD pin to an output pin.

- 2. However, do not exceed the total current value.
- 3. The output current value under conditions where the duty factor  $\leq$  70%. If duty factor > 70%: The output current value can be calculated with the following expression (where n represents the duty factor as a percentage).
  - Total output current of pins =  $(IOH \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and IOH = -10.0 mA
    - Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- 4. 24-pin products only.
- Caution P10 to P12 and P41 for 20-pin products, P01, P10 to P12, and P41 for 24-pin products, and P00, P10 to P15, P17, and P50 for 30-pin products do not output high level in N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



# 2.5 Peripheral Functions Characteristics

#### **AC Timing Test Point**



#### 2.5.1 Serial array unit

#### (1) During communication at same potential (UART mode) ( $T_A = -40$ to $+85^{\circ}$ C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

| (1A = 10.10   | ,      |                                                                                                   |      |                 |      |                 |      |
|---------------|--------|---------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|
| Parameter     | Symbol | Conditions                                                                                        |      | h-speed<br>Mode | •    | /-speed<br>Mode | Unit |
|               |        |                                                                                                   | MIN. | MAX.            | MIN. | MAX.            |      |
| Transfer rate |        |                                                                                                   |      | fмск/6          |      | fмск/6          | bps  |
| Note 1        |        | Theoretical value of the maximum transfer rate $f_{\text{CLK}} = f_{\text{MCK}}{}^{\text{Note2}}$ |      | 4.0             |      | 1.3             | Mbps |

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

2. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLK) are: HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  VDD  $\leq$  5.5 V)

16 MHz (2.4 V 
$$\leq$$
 VDD  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V 
$$\leq$$
 VDD  $\leq$  5.5 V)

**Caution** Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

#### UART mode connection diagram (during communication at same potential)



#### UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 2), g: PIM, POM number (g = 0, 1)

2. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number, n: Channel number (mn = 00 to 03, 10, 11))



(2) During communication at same potential (CSI mode) (master mode, SCK00... internal clock output, corresponding CSI00 only)

| Parameter                                                     | Symbol       | Conditions                            | HS (high-spe<br>Mod | ,    | , , , ,    |      | Unit |
|---------------------------------------------------------------|--------------|---------------------------------------|---------------------|------|------------|------|------|
|                                                               |              |                                       | MIN.                | MAX. | MIN.       | MAX. |      |
| SCK00 cycle time                                              | tксү1        | tκcγ1 ≥ 2/fc∟κ                        | 83.3                |      | 250        |      | ns   |
| SCK00 high-/low-                                              | tкнı,        | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ | tксү1/ <b>2</b> –7  |      | tксү1/2–50 |      | ns   |
| level width                                                   | <b>t</b> ĸ∟1 | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | tксү1/2–10          |      | tксү1/2–50 |      | ns   |
| SI00 setup time                                               | tsik1        | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ | 23                  |      | 110        |      | ns   |
| (to SCK00↑) <sup>Note 1</sup>                                 |              | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 33                  |      | 110        |      | ns   |
| SI00 hold time<br>(from SCK00↑) <sup>Note2</sup>              | tksi1        |                                       | 10                  |      | 10         |      | ns   |
| Delay time from<br>SCK00↓ to SO00<br>output <sup>Note 3</sup> | tkso1        | C = 20 pF <sup>Note 4</sup>           |                     | 10   |            | 10   | ns   |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

- **Notes 1.** When DAP00 = 0 and CKP00 = 0, or DAP00 = 1 and CKP00 = 1. The SI00 setup time becomes "to  $SCK00\downarrow$ " when DAP00 = 0 and CKP00 = 1, or DAP00 = 1 and CKP00 = 0.
  - 2. When DAP00 = 0 and CKP00 = 0, or DAP00 = 1 and CKP00 = 1. The SI00 hold time becomes "from SCK00↓" when DAP00 = 0 and CKP00 = 1, or DAP00 = 1 and CKP00 = 0.
  - **3.** When DAP00 = 0 and CKP00 = 0, or DAP00 = 1 and CKP00 = 1. The delay time to SO00 output becomes "from SCK00∱" when DAP00 = 0 and CKP00 = 1, or DAP00 = 1 and CKP00 = 0.
  - 4. C is the load capacitance of the SCK00 and SO00 output lines.
- **Caution** Select the normal input buffer for the SI00 pin and the normal output mode for the SO00 and SCK00 pins by using port input mode register 1 (PIM1) and port output mode register 1 (POM1).
- Remarks 1. This specification is valid only when CSI00's peripheral I/O redirect function is not used.
  - 2. fMCK: Serial array unit operation clock frequency
    - (Operation clock to be set by the serial clock select register 0 (SPS0) and the CKS00 bit of serial mode register 00 (SMR00).)



#### Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



- 2. r: IIC number (r = 00, 01, 11, 20), h: = POM number (h = 0, 1, 4, 5)
- fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (0, 1, 3))
- **4.** Simplified I<sup>2</sup>C mode is supported only by the R5F102 products.



| Parameter                         | Symbol |              | Condition                                                                                                                     | ns                                                                                                    | ```  | igh-speed<br>n) Mode | LS (low-speed main) Mode |                     | Unit |
|-----------------------------------|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|----------------------|--------------------------|---------------------|------|
|                                   |        |              |                                                                                                                               |                                                                                                       | MIN. | MAX.                 | MIN.                     | MAX.                |      |
| Transfer<br>rate <sup>№0te4</sup> |        | Reception    | $4.0 V \le V_{DD} \le 5.5 V$ ,<br>$2.7 V \le V_b \le 4.0 V$                                                                   |                                                                                                       |      | fмск/6<br>Note1      |                          | fмск/6<br>Note1     | bps  |
|                                   |        |              | Theor                                                                                                                         | retical value of the maximum<br>ier rate<br>f <sub>CLK</sub>                                          |      | 4.0                  |                          | 1.3                 | Mbps |
|                                   |        |              | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \\ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V \end{array}$                |                                                                                                       |      | fмск/6<br>Note1      |                          | fмск/6<br>Note1     | bps  |
|                                   |        |              | transf                                                                                                                        | retical value of the maximum<br>er rate<br>f <sub>CLK</sub> <sup>Note3</sup>                          |      | 4.0                  |                          | 1.3                 | Mbps |
|                                   |        |              | $\label{eq:VDD} \begin{array}{l} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \\ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V \end{array}$ |                                                                                                       |      | fмск/6<br>Notes1, 2  |                          | fмск/6<br>Notes1, 2 | bps  |
|                                   |        |              | transf                                                                                                                        | retical value of the maximum<br>er rate<br>f <sub>CLK</sub> <sup>Note3</sup>                          |      | 4.0                  |                          | 1.3                 | Mbps |
|                                   |        | Transmission | $4.0 V \le V_{DD} \le 5.5 V$ ,<br>$2.7 V \le V_b \le 4.0 V$                                                                   |                                                                                                       |      | Note4                |                          | Note4               | bps  |
|                                   |        |              | Theor<br>transf                                                                                                               | retical value of the maximum<br>er rate<br>50 pF, $R_b = 1.4 \text{ k}\Omega$ , $V_b = 2.7 \text{ V}$ |      | 2.8<br>Note5         |                          | 2.8<br>Note5        | Mbps |
|                                   |        |              | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \\ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \end{array}$               |                                                                                                       |      | Note6                |                          | Note6               | bps  |
|                                   |        |              | Theor<br>transf                                                                                                               | retical value of the maximum<br>er rate<br>50 pF, $R_b = 2.7 \text{ k}\Omega$ , $V_b = 2.3 \text{ V}$ |      | 1.2<br>Note7         |                          | 1.2<br>Note7        | Mbps |
|                                   |        |              | $\label{eq:VDD} \begin{array}{l} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \\ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V \end{array}$ |                                                                                                       |      | Notes<br>2, 8        |                          | Notes<br>2, 8       | bps  |
|                                   |        |              | transf                                                                                                                        | retical value of the maximum<br>er rate<br>50 pF, $R_b = 5.5 \text{ k}\Omega$ , $V_b = 1.6 \text{ V}$ |      | 0.43<br>Note9        |                          | 0.43<br>Note9       | Mbps |

# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) ( $T_A = -40$ to $+85^{\circ}$ C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

- $\textbf{2.} \quad \textbf{Use it with } V_{\text{DD}} \geq V_{\text{b}}.$
- 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLk) are: HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

16 MHz (2.4 V 
$$\leq$$
 V<sub>DD</sub>  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V  $\leq$  V\_DD  $\leq$  5.5 V)

**4.** The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  V\_DD  $\leq$  5.5 V and 2.7 V  $\leq$  V\_b  $\leq$  4.0 V

Maximum transfer rate =

$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =

 $\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}$   $(\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits} \times 100 [\%]$ 

\* This value is the theoretical value of the relative difference between the transmission and reception sides.





# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)

**Remark** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)



#### 3.3 DC Characteristics

#### 3.3.1 Pin characteristics

| Γ <sub>A</sub> = –40 to +105°C,        | 2.4 V ≤ | $V_{DD} \leq 5.5 V, V_{SS} = 0 V$                                                                                                                                                             |                                       |  |      |                | (1/4) |
|----------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|------|----------------|-------|
| Parameter                              | Symbol  | Conditions                                                                                                                                                                                    |                                       |  | TYP. | MAX.           | Unit  |
| Output current, high <sup>№ote 1</sup> | Іонı    | 20-, 24-pin products:<br>Per pin for P00 to P03 <sup>Note 4</sup> ,<br>P10 to P14, P40 to P42<br>30-pin products:<br>Per pin for P00, P01, P10 to P17, P30,<br>P31, P40, P50, P51, P120, P147 |                                       |  |      | -3.0<br>Note 2 | mA    |
|                                        |         | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |  |      | -9.0           | mA    |
|                                        |         | Total of P40 to P42                                                                                                                                                                           | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |  |      | -6.0           | mA    |
|                                        |         | 30-pin products:<br>Total of P00, P01, P40, P120<br>(When duty $\leq 70\%^{\text{Note 3}}$ )                                                                                                  | $2.4~V \leq V_{DD} < 2.7~V$           |  |      | -4.5           | mA    |
|                                        |         | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |  |      | -27.0          | mA    |
|                                        |         | Total of P00 to P03 <sup>Note 4</sup> , P10 to P14                                                                                                                                            | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |  |      | -18.0          | mA    |
|                                        |         | 30-pin products:<br>Total of P10 to P17, P30, P31,<br>P50, P51, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                             | $2.4~V \leq V_{\text{DD}} < 2.7~V$    |  |      | -10.0          | mA    |
|                                        |         | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                           |                                       |  |      | -36.0          | mA    |
|                                        | Іон2    | Per pin for P20 to P23                                                                                                                                                                        |                                       |  |      | -0.1           | mA    |
|                                        |         | Total of all pins                                                                                                                                                                             |                                       |  |      | -0.4           | mA    |

Notes 1. value of current at which the device operation is guaranteed even if the current flows from the VDD pin to an output pin.

- 2. However, do not exceed the total current value.
- 3. The output current value under conditions where the duty factor  $\leq$  70%. If duty factor > 70%: The output current value can be calculated with the following expression (where n represents the duty factor as a percentage).
  - Total output current of pins =  $(IOH \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and  $I_{OH} = -10.0$  mA
    - Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- 4. 24-pin products only.
- Caution P10 to P12 and P41 for 20-pin products, P01, P10 to P12, and P41 for 24-pin products, and P00, P10 to P15, P17, and P50 for 30-pin products do not output high level in N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



#### (1) 20-, 24-pin products

| (IA = -40 tO)             | $-40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ V}_{\text{SS}} = 0 \text{ V} $ |      |                                                                                        |                                                                     |                         |      |      | (2/2) |      |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------|------|------|-------|------|
| Parameter                 | Symbol                                                                                                                                 |      |                                                                                        | Conditions                                                          |                         | MIN. | TYP. | MAX.  | Unit |
| Supply                    | DD2 Note 2                                                                                                                             | HALT | HS (High-speed                                                                         | $f_{IH} = 24 \text{ MHz}^{Note 4}$                                  | V <sub>DD</sub> = 5.0 V |      | 440  | 2230  | μA   |
| current <sup>Note 1</sup> |                                                                                                                                        | mode | main) mode <sup>Note 6</sup>                                                           |                                                                     | V <sub>DD</sub> = 3.0 V |      | 440  | 2230  |      |
|                           |                                                                                                                                        |      |                                                                                        | $f_{IH} = 16 \text{ MHz}^{Note 4}$                                  | $V_{DD} = 5.0 V$        |      | 400  | 1650  | μA   |
|                           |                                                                                                                                        |      |                                                                                        |                                                                     | V <sub>DD</sub> = 3.0 V |      | 400  | 1650  |      |
|                           |                                                                                                                                        |      |                                                                                        | fмх = 20 MHz <sup>Note 3</sup> ,                                    | Square wave input       |      | 280  | 1900  | μA   |
|                           |                                                                                                                                        |      |                                                                                        | $V_{DD} = 5.0 V$                                                    | Resonator connection    |      | 450  | 2000  |      |
|                           |                                                                                                                                        |      |                                                                                        | $f_{MX} = 20 \text{ MHz}^{Note 3},$                                 | Square wave input       |      | 280  | 1900  | μA   |
|                           |                                                                                                                                        |      |                                                                                        | $V_{DD} = 3.0 V$                                                    | Resonator connection    |      | 450  | 2000  |      |
|                           |                                                                                                                                        |      |                                                                                        | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ $V_{DD} = 5.0 \text{ V}$ | Square wave input       |      | 190  | 1010  | μA   |
|                           |                                                                                                                                        |      |                                                                                        |                                                                     | Resonator connection    |      | 260  | 1090  |      |
|                           |                                                                                                                                        |      |                                                                                        | $f_{MX} = 10 \text{ MHz}^{Note 3}$ ,                                | Square wave input       |      | 190  | 1010  | μA   |
|                           |                                                                                                                                        |      |                                                                                        | $V_{DD} = 3.0 V$                                                    | Resonator connection    |      | 260  | 1090  |      |
|                           | DD3 Note 5                                                                                                                             | STOP | $T_A = -40^{\circ}C$                                                                   |                                                                     |                         |      | 0.19 | 0.50  | μA   |
|                           |                                                                                                                                        | mode | de $T_A = +25^{\circ}C$ $T_A = +50^{\circ}C$ $T_A = +70^{\circ}C$ $T_A = +85^{\circ}C$ |                                                                     |                         |      | 0.24 | 0.50  |      |
|                           |                                                                                                                                        |      |                                                                                        |                                                                     |                         |      | 0.32 | 0.80  |      |
|                           |                                                                                                                                        |      |                                                                                        |                                                                     |                         |      | 0.48 | 1.20  |      |
|                           |                                                                                                                                        |      |                                                                                        |                                                                     |                         |      | 0.74 | 2.20  |      |
|                           |                                                                                                                                        |      | T <sub>A</sub> = +105°C                                                                |                                                                     |                         |      | 1.50 | 10.20 |      |

**Notes 1.** Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.

- 2. During HALT instruction execution by flash memory.
- **3.** When high-speed on-chip oscillator clock is stopped.
- 4. When high-speed system clock is stopped.
- 5. Not including the current flowing into the 12-bit interval timer and watchdog timer.
- 6. Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS (High speed main) mode:  $V_{DD} = 2.7$  V to 5.5 V @1 MHz to 24 MHz  $V_{DD} = 2.4$  V to 5.5 V @1 MHz to 16 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fill: high-speed on-chip oscillator clock frequency
  - 3. Except temperature condition of the TYP. value is  $T_A = 25^{\circ}C$ , other than STOP mode



(2/2)

#### (2) 30-pin products

| <u>(Ta = -40 to</u> | +105°C,    | 2.4 V ≤ V | DD $\leq$ 5.5 V, Vss =                | = 0 V)                                                                     |                      | _    | -    |       | (2/2) |
|---------------------|------------|-----------|---------------------------------------|----------------------------------------------------------------------------|----------------------|------|------|-------|-------|
| Parameter           | Symbol     |           |                                       | Conditions                                                                 |                      | MIN. | TYP. | MAX.  | Unit  |
| Supply              | DD2 Note 2 | HALT      | HS (High-speed                        |                                                                            | $V_{DD} = 5.0 V$     |      | 440  | 2300  | μA    |
| current Note 1      |            | mode      | main) mode <sup>№066</sup>            |                                                                            | $V_{DD} = 3.0 V$     |      | 440  | 2300  |       |
|                     |            |           |                                       | $f_{IH} = 16 \text{ MHz}^{Note 4}$                                         | $V_{DD} = 5.0 V$     |      | 400  | 1700  | μA    |
|                     |            |           |                                       |                                                                            | $V_{DD} = 3.0 V$     |      | 400  | 1700  |       |
|                     |            |           |                                       | $f_{MX} = 20 \text{ MHz}^{Note 3}$ ,                                       | Square wave input    |      | 280  | 1900  | μA    |
|                     |            |           |                                       | $V_{DD} = 5.0 V$                                                           | Resonator connection |      | 450  | 2000  |       |
|                     |            | fm>       | fмx = 20 MHz <sup>Note 3</sup> , Squa | Square wave input                                                          |                      | 280  | 1900 | μA    |       |
|                     |            |           |                                       | $V_{DD} = 3.0 V$                                                           | Resonator connection |      | 450  | 2000  |       |
|                     |            |           |                                       | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ $V_{\text{DD}} = 5.0 \text{ V}$ | Square wave input    |      | 190  | 1020  | μA    |
|                     |            |           |                                       |                                                                            | Resonator connection |      | 260  | 1100  |       |
|                     |            |           |                                       | $f_{MX} = 10 \text{ MHz}^{Note 3}$ ,                                       | Square wave input    |      | 190  | 1020  | μA    |
|                     |            |           |                                       | $V_{DD} = 3.0 V$                                                           | Resonator connection |      | 260  | 1100  |       |
|                     | DD3 Note 5 | STOP      | $T_A = -40^{\circ}C$                  |                                                                            |                      |      | 0.18 | 0.50  | μA    |
|                     |            | mode      | T <sub>A</sub> = +25°C                |                                                                            |                      |      | 0.23 | 0.50  |       |
|                     |            |           | T <sub>A</sub> = +50°C                | $T_{A} = +50^{\circ}C$ $T_{A} = +70^{\circ}C$ $T_{A} = +85^{\circ}C$       |                      |      | 0.30 | 1.10  |       |
|                     |            |           | T <sub>A</sub> = +70°C                |                                                                            |                      |      | 0.46 | 1.90  |       |
|                     |            |           | T <sub>A</sub> = +85°C                |                                                                            |                      |      | 0.75 | 3.30  |       |
|                     |            |           | T <sub>A</sub> = +105°C               |                                                                            |                      |      | 2.94 | 15.30 |       |

Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.

- 2. During HALT instruction execution by flash memory.
- 3. When high-speed on-chip oscillator clock is stopped.
- 4. When high-speed system clock is stopped.
- Not including the current flowing into the 12-bit interval timer and watchdog timer. 5.
- 6. Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS (High speed main) mode: VDD = 2.7 V to 5.5 V @1 MHz to 24 MHz VDD = 2.4 V to 5.5 V @1 MHz to 16 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: high-speed on-chip oscillator clock frequency
  - 3. Except STOP mode, temperature condition of the TYP. value is TA = 25°C.



## 3.4 AC Characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Items                                                      | Symbol          | Conditions                          |                     | MIN.                                  | TYP.           | MAX. | Unit |     |
|------------------------------------------------------------|-----------------|-------------------------------------|---------------------|---------------------------------------|----------------|------|------|-----|
| Instruction cycle (minimum                                 | Тсч             | Main system                         | HS (High-           | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.04167        |      | 1    | μs  |
| instruction execution time)                                |                 | clock (fMAIN)<br>operation          | speed main)<br>mode | $2.4~V \leq V_{\text{DD}} < 2.7~V$    | 0.0625         |      | 1    | μs  |
|                                                            |                 | During self                         | HS (High-           | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.04167        |      | 1    | μs  |
|                                                            |                 | programming                         | speed main)<br>mode | $2.4~V \leq V_{\text{DD}} < 2.7~V$    | 0.0625         |      | 1    | μS  |
| External main system clock                                 | fex             | $2.7~V \leq V_{\text{DD}} \leq 5.4$ | .5 V                |                                       | 1.0            |      | 20.0 | MHz |
| frequency                                                  |                 | $2.4~V \leq V_{\text{DD}} < 2$      | .7 V                |                                       | 1.0            |      | 16.0 | MHz |
| External main system clock                                 | texh, texl      | $2.7~V \leq V_{\text{DD}} \leq 5$   | .5 V                |                                       | 24             |      |      | ns  |
| input high-level width, low-<br>level width                |                 | $2.4~V \leq V_{\text{DD}} < 2.4$    | .7 V                |                                       | 30             |      |      | ns  |
| TI00 to TI07 input high-level width, low-level width       | t⊓н, tт⊾        |                                     |                     |                                       | 1/fмск +<br>10 |      |      | ns  |
| TO00 to TO07 output                                        | f <sub>то</sub> | $4.0~V \leq V_{\text{DD}} \leq 5$   | .5 V                |                                       |                |      | 12   | MHz |
| frequency                                                  |                 | $2.7~V \leq V_{\text{DD}} < 4.4$    | .0 V                |                                       |                |      | 8    | MHz |
|                                                            |                 | $2.4~V \leq V_{\text{DD}} < 2$      | .7 V                |                                       |                |      | 4    | MHz |
| PCLBUZ0, or PCLBUZ1                                        | <b>f</b> PCL    | $4.0~V \leq V_{\text{DD}} \leq 5$   | .5 V                |                                       |                |      | 16   | MHz |
| output frequency                                           |                 | $2.7~V \leq V_{\text{DD}} < 4$      | .0 V                |                                       |                |      | 8    | MHz |
|                                                            |                 | $2.4~V \leq V_{\text{DD}} < 2$      | .7 V                |                                       |                |      | 4    | MHz |
| INTP0 to INTP5 input high-<br>level width, low-level width | tinth, tintl    |                                     |                     |                                       | 1              |      |      | μs  |
| KR0 to KR9 input available width                           | tкя             |                                     |                     |                                       | 250            |      |      | ns  |
| RESET low-level width                                      | tRSL            |                                     |                     |                                       | 10             |      |      | μs  |

Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the timer clock select register 0 (TPS0) and the CKS0n bit of timer mode register 0n (TMR0n). n: Channel number (n = 0 to 7))



(6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

| Parameter                                             | Symbol | Conditions                                                                                                                                                                                    | HS (high-speed | HS (high-speed main) Mode |    |  |
|-------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------|----|--|
|                                                       |        |                                                                                                                                                                                               | MIN.           | MAX.                      |    |  |
| SIp setup time (to SCKp $\downarrow$ )                | tsıкı  | $ \begin{array}{l} \label{eq:VDD} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{b} \leq 4.0 \ V, \\ C_{b} = 30 \ pF, \ R_{b} = 1.4 \ k\Omega \end{array} $                       | 88             |                           | ns |  |
|                                                       |        | $\label{eq:VD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \\ C_{b} = 30 \ pF, \ R_{b} = 2.7 \ k\Omega \end{array}$                             | 88             |                           | ns |  |
|                                                       |        | $\label{eq:VD} \begin{array}{l} 2.4 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V, \\ C_{b} = 30 \ pF, \ R_{b} = 5.5 \ k\Omega \end{array}$                             | 220            |                           | ns |  |
| Slp hold time<br>(from SCKp↓) <sup>№te</sup>          | tksii  |                                                                                                                                                                                               | 38             |                           | ns |  |
|                                                       |        | $\label{eq:VD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \\ C_{b} = 30 \ pF, \ R_{b} = 2.7 \ k\Omega \end{array}$                             | 38             |                           | ns |  |
|                                                       |        | $\label{eq:VD} \begin{array}{l} 2.4 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V, \\ C_{\text{b}} = 30 \ p\text{F}, \ R_{\text{b}} = 5.5 \ k\Omega \end{array}$ | 38             |                           | ns |  |
| Delay time from SCKp↑ to<br>SOp output <sup>№0®</sup> | tkso1  |                                                                                                                                                                                               |                | 50                        | ns |  |
|                                                       |        | $\label{eq:VD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \\ C_{b} = 30 \ pF, \ R_{b} = 2.7 \ k\Omega \end{array}$                             |                | 50                        | ns |  |
|                                                       |        | $\label{eq:VD} \begin{array}{l} 2.4 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V, \\ C_{\text{b}} = 30 \ p\text{F}, \ R_{\text{b}} = 5.5 \ k\Omega \end{array}$ |                | 50                        | ns |  |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

Note When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- Cautions 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SOp pin and SCKp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.
  - 2. CSI01 and CSI11 cannot communicate at different potential.
- **Remarks 1.** R<sub>b</sub> [Ω]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub> [V]: Communication line voltage
  - **2.** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)

#### CSI mode connection diagram (during communication at different potential)





| (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp external clock input) |
|-----------------------------------------------------------------------------------------------------------------|
| (T <sub>A</sub> = −40 to +105°C, 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, V <sub>SS</sub> = 0 V)                        |

| Parameter                                       | Symbol        | Conditions                                                                    |                                                                       | HS (high-spe<br>Mod | Unit     |    |
|-------------------------------------------------|---------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------|----------|----|
|                                                 |               |                                                                               |                                                                       | MIN.                | MAX.     |    |
| SCKp cycle time Note 1                          | <b>t</b> кСY2 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,$                                        | 20 MHz < fmck $\leq$ 24 MHz                                           | <b>24/f</b> мск     |          | ns |
|                                                 |               | $2.7~V \leq V_b \leq 4.0~V$                                                   | 8 MHz < fмск ≤ 20 MHz                                                 | <b>20/f</b> мск     |          | ns |
|                                                 |               |                                                                               | $4 \text{ MHz} < f_{MCK} \le 8 \text{ MHz}$                           | <b>16/f</b> мск     |          | ns |
|                                                 |               |                                                                               | fмск $\leq$ 4 MHz                                                     | <b>12/</b> fмск     |          | ns |
|                                                 |               | $2.7~V \leq V_{\text{DD}} < 4.0~V,$                                           | 20 MHz < fmck $\leq$ 24 MHz                                           | <b>32/</b> fмск     |          | ns |
|                                                 |               | $2.3~V \leq V_b \leq 2.7~V$                                                   | 16 MHz < fмск $\leq$ 20 MHz                                           | <b>28/</b> fмск     |          | ns |
|                                                 |               |                                                                               | 8 MHz < fмск $\leq$ 16 MHz                                            | 24/fмск             |          | ns |
|                                                 |               |                                                                               | 4 MHz < fмск $\leq$ 8 MHz                                             | <b>16/</b> fмск     |          | ns |
|                                                 |               |                                                                               | fмск $\leq$ 4 MHz                                                     | 12/fмск             |          | ns |
|                                                 |               | $2.4~V \leq V_{\text{DD}} < 3.3~V,$                                           | 20 MHz < fмск $\leq$ 24 MHz                                           | 72/fмск             |          | ns |
|                                                 |               | $1.6~V \leq V_b \leq 2.0~V$                                                   | 16 MHz < fмск $\leq$ 20 MHz                                           | <b>6</b> 4/fмск     |          | ns |
|                                                 |               |                                                                               | 8 MHz < fмск $\leq$ 16 MHz                                            | <b>52/</b> fмск     |          | ns |
|                                                 |               |                                                                               | $4 \text{ MHz} < f_{MCK} \le 8 \text{ MHz}$                           | 32/fмск             |          | ns |
|                                                 |               |                                                                               | fмск $\leq$ 4 MHz                                                     | 20/fмск             |          | ns |
| SCKp high-/low-level                            | tkh2,<br>tkl2 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,~2.7$                                    | tkcy2/2 – 24                                                          |                     | ns       |    |
| width                                           |               | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V}$       | $3~V \leq V_b \leq 2.7~V$                                             | tkcy2/2 – 36        |          | ns |
|                                                 |               | $2.4 \text{ V} \le \text{V}_{\text{DD}} < 3.3 \text{ V}, 1.0 \text{ V}$       | $6~V \leq V_{b} \leq 2.0~V$                                           | tkcy2/2 – 100       |          | ns |
| SIp setup time                                  | tsik2         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,~2.7~V \leq V_{\text{DD}} \leq 4.0~V$    |                                                                       | 1/fмск + 40         |          | ns |
| (to SCKp↑) Note 2                               |               | $2.7 \ V \le V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \le V_{\text{b}} \le 2.7 \ V$ |                                                                       | 1/fмск + 40         |          | ns |
|                                                 |               | $2.4~V \leq V_{\text{DD}} < 3.3~V,~1.6~V \leq V_{\text{DD}} \leq 2.0~V$       |                                                                       | 1/fмск + 60         |          | ns |
| SIp hold time<br>(from SCKp↑) <sup>№ote 3</sup> | tksi2         |                                                                               |                                                                       | 1/fмск + 62         |          | ns |
| Delay time from SCKp $\downarrow$ to            | tĸso2         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,~2.7$                                    | $7 \text{ V} \leq V_b \leq 4.0 \text{ V},$                            |                     | 2/fмск + | ns |
| SOp output Note 4                               |               | $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ km}$                           | 2                                                                     |                     | 240      |    |
|                                                 |               | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V}$       | $3 \text{ V} \leq \overline{\text{V}_{\text{b}} \leq 2.7 \text{ V}},$ |                     | 2/fмск + | ns |
|                                                 |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ ks}$                                   | 2                                                                     |                     | 428      |    |
|                                                 |               | $2.4 \text{ V} \le \text{V}_{\text{DD}}$ < $3.3 \text{ V}$ , $1.0 \text{ C}$  | $6 V \leq V_b \leq 2.0 V,$                                            |                     | 2/fмск + | ns |
|                                                 |               | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ kg}$                                   | 2                                                                     |                     | 1146     |    |

**Notes 1.** Transfer rate in the SNOOZE mode: MAX. 1 Mbps

2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Cautions 1. Select the TTL input buffer for the SIp and SCKp pins and the N-ch open drain output (Vbb tolerance) mode for the SOp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
  - 2. CSI01 and CSI11 cannot communicate at different potential.



#### CSI mode connection diagram (during communication at different potential)



CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



- Remarks 1.Rb [Ω]: Communication line (SOp) pull-up resistance, Cb [F]: Communication line (SOp) load capacitance,<br/>Vb [V]: Communication line voltage
  - **2.** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)
  - fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn))



## 3.5.2 Serial interface IICA

| Parameter Symbol                    |              | Conditions               | HS (high-speed main) mode |         |      | Unit |     |
|-------------------------------------|--------------|--------------------------|---------------------------|---------|------|------|-----|
|                                     |              |                          | Standa                    | rd Mode | Fast | Mode |     |
|                                     |              |                          | MIN.                      | MAX.    | MIN. | MAX. |     |
| SCLA0 clock frequency               | fsc∟         | Fast mode: fclk≥ 3.5 MHz |                           |         | 0    | 400  | kHz |
|                                     |              | Normal mode: fcLK≥ 1 MHz | 0                         | 100     |      |      | kHz |
| Setup time of restart condition     | tsu:sta      |                          | 4.7                       |         | 0.6  |      | μS  |
| Hold time <sup>Note 1</sup>         | thd:sta      |                          | 4.0                       |         | 0.6  |      | μS  |
| Hold time when SCLA0 = "L"          | t∟ow         |                          | 4.7                       |         | 1.3  |      | μS  |
| Hold time when SCLA0 = "H"          | tніgн        |                          | 4.0                       |         | 0.6  |      | μS  |
| Data setup time (reception)         | tsu:dat      |                          | 250                       |         | 100  |      | ns  |
| Data hold time (transmission)Note 2 | thd:dat      |                          | 0                         | 3.45    | 0    | 0.9  | μS  |
| Setup time of stop condition        | tsu:sto      |                          | 4.0                       |         | 0.6  |      | μS  |
| Bus-free time                       | <b>t</b> BUF |                          | 4.7                       |         | 1.3  |      | μS  |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of the during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- **Caution** Only in the 30-pin products, the values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

 $\label{eq:cb} \begin{array}{ll} \mbox{Normal mode:} & C_b = 400 \mbox{ pF}, \mbox{ Rb} = 2.7 \mbox{ } k\Omega \\ \mbox{Fast mode:} & C_b = 320 \mbox{ pF}, \mbox{ Rb} = 1.1 \mbox{ } k\Omega \end{array}$ 



#### IICA serial transfer timing



<sup>&</sup>lt;R>

(3) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>ss</sub> (ADREFM = 0), target pin: ANI0 to ANI3, ANI16 to ANI22, internal reference voltage, and temperature sensor output voltage

| Parameter                                                        | Symbol                                                    | Condition                                                                        | MIN.                                               | TYP.   | MAX. | Unit  |      |
|------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------|--------|------|-------|------|
| Resolution                                                       | Res                                                       |                                                                                  |                                                    | 8      |      | 10    | bit  |
| Overall error <sup>Note 1</sup>                                  | AINL                                                      | 10-bit resolution                                                                |                                                    |        | 1.2  | ±7.0  | LSB  |
| Conversion time                                                  | <b>t</b> CONV                                             | 10-bit resolution                                                                | $3.6~V \leq V \text{DD} \leq 5.5~V$                | 2.125  |      | 39    | μs   |
|                                                                  |                                                           | Target pin: ANI0 to ANI3,                                                        | $2.7~V \leq V \text{DD} \leq 5.5~V$                | 3.1875 |      | 39    | μs   |
|                                                                  |                                                           | ANI16 to ANI22                                                                   | $2.4~V \leq V \text{DD} \leq 5.5~V$                | 17     |      | 39    | μs   |
| Conversion time                                                  | tconv                                                     | 10-bit resolution                                                                | $3.6~V \leq V \text{DD} \leq 5.5~V$                | 2.375  |      | 39    | μs   |
|                                                                  |                                                           | Target pin: internal reference                                                   | $2.7 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | 3.5625 |      | 39    | μs   |
|                                                                  |                                                           | voltage, and temperature<br>sensor output voltage (HS<br>(high-speed main) mode) | $2.4~V \le V_{DD} \le 5.5~V$                       | 17     |      | 39    | μS   |
| Zero-scale error <sup>Notes 1, 2</sup>                           | EZS                                                       | 10-bit resolution                                                                |                                                    |        |      | ±0.60 | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>                           | EFS                                                       | 10-bit resolution                                                                |                                                    |        |      | ±0.60 | %FSR |
| Integral linearity error <sup>Note 1</sup>                       | ILE                                                       | 10-bit resolution                                                                |                                                    |        |      | ±4.0  | LSB  |
| Differential linearity error Note 1                              | DLE                                                       | 10-bit resolution                                                                |                                                    |        |      | ±2.0  | LSB  |
| Analog input voltage                                             | VAIN                                                      | ANI0 to ANI3, ANI16 to ANI2                                                      | 2                                                  | 0      |      | VDD   | V    |
|                                                                  | Internal reference voltage<br>(HS (high-speed main) mode) |                                                                                  | VBGR Note 3                                        |        | V    |       |      |
| Temperature sensor output voltage<br>(HS (high-speed main) mode) |                                                           |                                                                                  | VTMPS25 Note 3                                     |        | V    |       |      |

| $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V})$ | $V_{ee} = 0 V Beference voltage (+) = V_{ee}$  | Reference voltage (_) – Vee)  |
|---------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------|
| $(1A = -40 \ 10 \ +105 \ 0; \ 2.4 \ V \ -5 \ V \ -5 \ 0; \ 5.5 \ V$                               | $v_{SS} = 0 v$ , herefore voltage (+) = v_{DD} | , melerence vonage (=) = vooj |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

2. This value is indicated as a ratio (%FSR) to the full-scale value.

3. Refer to 29.6.2 Temperature sensor/internal reference voltage characteristics.



|      |              |            | Description                                                                                          |
|------|--------------|------------|------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page       | Summary                                                                                              |
| 2.00 | Sep 06, 2013 | 55         | Modification of description and Notes 3 and 4 in 2.6.1 (3)                                           |
|      |              | 56         | Modification of description and Notes 3 and 4 in 2.6.1 (4)                                           |
|      |              | 57         | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics         |
|      |              | 57         | Modification of table and Note in 2.6.3 POR circuit characteristics                                  |
|      |              | 58         | Modification of table in 2.6.4 LVD circuit characteristics                                           |
|      |              | 59         | Modification of table of LVD detection voltage of interrupt & reset mode                             |
|      |              | 59         | Modification of number and title to 2.6.5 Power supply voltage rising slope characteristics          |
|      |              | 61         | Modification of table, figure, and Remark in 2.10 Timing of Entry to Flash Memory                    |
|      |              |            | Programming Modes                                                                                    |
|      |              | 62 to 103  | Addition of products of industrial applications (G: $T_A = -40$ to $+105^{\circ}C$ )                 |
|      |              | 104 to 106 | Addition of products of industrial applications (G: $T_A = -40$ to $+105^{\circ}C$ )                 |
| 2.10 | Mar 25, 2016 | 6          | Modification of Figure 1-1 Part Number, Memory Size, and Package of RL78/G12                         |
|      |              | 7          | Modification of Table 1-1 List of Ordering Part Numbers                                              |
|      |              | 8          | Addition of product name (RL78/G12) and description (Top View) in 1.4.1 20-pin products              |
|      |              | 9          | Addition of product name (RL78/G12) and description (Top View) in 1.4.2 24-pin products              |
|      |              | 10         | Addition of product name (RL78/G12) and description (Top View) in 1.4.3 30-pin products              |
|      |              | 15         | Modification of description in 1.7 Outline of Functions                                              |
|      |              | 16         | Modification of description, and addition of target products                                         |
|      |              | 52         | Modification of note 2 in 2.5.2 Serial interface IICA                                                |
|      |              | 60         | Modification of title and note, and addition of caution in 2.7 RAM Data Retention<br>Characteristics |
|      |              | 60         | Modification of conditions in 2.8 Flash Memory Programming Characteristics                           |
|      |              | 62         | Modification of description, and addition of target products and remark                              |
|      |              | 94         | Modification of note 2 in 3.5.2 Serial interface IICA                                                |
|      |              | 102        | Modification of title and note in 3.7 RAM Data Retention Characteristics                             |
|      |              | 102        | Modification of conditions in 3.8 Flash Memory Programming Characteristics                           |
|      |              | 104 to 106 | Addition of package name                                                                             |

All trademarks and registered trademarks are the property of their respective owners.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information

# RENESAS

#### SALES OFFICES

**Renesas Electronics Corporation** 

http://www.renesas.com

California Eastern Laboratories. Inc. 4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited ntury Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong t 1601-1611, 16/F., Tower 2, Grand Cen : +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malavsia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141