Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 24MHz | | Connectivity | CSI, I <sup>2</sup> C, UART/USART | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 23 | | Program Memory Size | 12KB (12K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V | | Data Converters | A/D 8x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 30-LSSOP (0.240", 6.10mm Width) | | Supplier Device Package | 30-LSSOP | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f103a9dsp-v0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/G12 1. OUTLINE #### 1.2 List of Part Numbers <R> Figure 1-1. Part Number, Memory Size, and Package of RL78/G12 - Notes 1. For details about the differences between the R5F102 products and the R5F103 products of RL78/G12, see 1.1 Differences between the R5F102 Products and the R5F103 Products. - 2. Products only for "A: Consumer applications ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ )" and "D: Industrial applications ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ )" RL78/G12 1. OUTLINE - 1.4 Pin Configuration (Top View) - 1.4.1 20-pin products • 20-pin plastic LSSOP (4.4 × 6.5 mm, 0.65 mm pitch) Note Provided only in the R5F102 products. - Remarks 1. For pin identification, see 1.5 Pin Identification. - 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR). RL78/G12 1. OUTLINE #### 1.4.3 30-pin products • 30-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch) Note Provided only in the R5F102 products. **Caution** Connect the REGC pin to Vss via capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.5 Pin Identification. 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR). <R> <R> <R> - <R> 2. ELECTRICAL SPECIFICATIONS ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ ) - <R> This chapter describes the following electrical specifications. - Target products A: Consumer applications $T_A = -40 \text{ to } +85^{\circ}\text{C}$ - R5F102xxAxx, R5F103xxAxx - D: Industrial applications T<sub>A</sub> = -40 to +85°C R5F102xxDxx, R5F103xxDxx - G: Industrial applications when $T_A = -40$ to $+105^{\circ}$ C products is used in the range of $T_A = -40$ to $+85^{\circ}$ C R5F102xxGxx - Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - 2. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product. #### 2.1 Absolute Maximum Ratings Absolute Maximum Ratings (T<sub>A</sub> = 25°C) | Parameter | Symbols | | Conditions | Ratings | Unit | |----------------------------------------------|------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------| | Supply Voltage | V <sub>DD</sub> | | | -0.5 to + 6.5 | V | | REGC terminal input voltage <sup>Note1</sup> | Virego | REGC | | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> + 0.3<br>Note 2 | V | | Input Voltage | VII | Other than P60, F | P61 | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 3</sup> | V | | | Vı2 | P60, P61 (N-ch o | pen drain) | -0.3 to 6.5 | V | | Output Voltage | Vo | | | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 3</sup> | ٧ | | Analog input voltage | Val | 20-, 24-pin produ | cts: ANI0 to ANI3, ANI16 to ANI22 | -0.3 to V <sub>DD</sub> + 0.3 | V | | | | 30-pin products: A | ANIO to ANI3, ANI16 to ANI19 | and -0.3 to<br>AVREF(+)+0.3 Notes 3, 4 | | | Output current, high | <b>І</b> он1 | Per pin | Other than P20 to P23 | -40 | mA | | | | Total of all pins | All the terminals other than P20 to P23 | -170 | mA | | | | | 20-, 24-pin products: P40 to P42 | -70 | mA | | | | | 30-pin products: P00, P01, P40, P120 | | | | | | | 20-, 24-pin products: P00 to P03 <sup>Note 5</sup> ,<br>P10 to P14<br>30-pin products: P10 to P17, P30, P31,<br>P50, P51, P147 | -100 | mA | | | <b>І</b> он2 | Per pin P20 to P23 | | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | l <sub>OL1</sub> | Per pin | Other than P20 to P23 | 40 | mA | | | | Total of all pins | All the terminals other than P20 to P23 | 170 | mA | | | | | 20-, 24-pin products: P40 to P42<br>30-pin products: P00, P01, P40, P120 | 70 | mA | | | | | 20-, 24-pin products: P00 to P03 <sup>Note 5</sup> ,<br>P10 to P14, P60, P61<br>30-pin products: P10 to P17, P30, P31,<br>P50, P51, P60, P61, P147 | 100 | mA | | | lo <sub>L2</sub> | Per pin | P20 to P23 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient temperature | Та | | | -40 to +85 | °C | | Storage temperature | T <sub>stg</sub> | | | -65 to +150 | °C | - Notes 1. 30-pin product only. - 2. Connect the REGC pin to $V_{SS}$ via a capacitor (0.47 to 1 $\mu$ F). This value determines the absolute maximum rating of the REGC pin. Do not use it with voltage applied. - 3. Must be 6.5 V or lower. - 4. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin. - 5. 24-pin products only. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - Remarks 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port - **2.** AVREF(+): + side reference voltage of the A/D converter. - 3. Vss: Reference voltage $(TA = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le VDD \le 5.5 \text{ V}, Vss = 0 \text{ V})$ (4/4) | Parameter | Symbol | | Condition | ons | MIN. | TYP. | MAX. | Unit | |-----------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|------------|------| | Output voltage, low | V <sub>OL1</sub> | 20-, 24-pin product<br>P00 to P03 <sup>Note</sup> , P10<br>P40 to P42 | | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OL1} = 20.0 \text{ mA}$ $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ | | | 1.3<br>0.7 | V | | | | 30-pin products: P0<br>P10 to P17, P30, F<br>P50, P51, P120, P | P31, P40, | $I_{OL1} = 8.5 \text{ mA}$<br>$2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V},$<br>$I_{OL1} = 3.0 \text{ mA}$ | | | 0.6 | V | | | | | | $2.7~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 1.5~mA$ | | | 0.4 | V | | | | | | $1.8~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 0.6~mA$ | | | 0.4 | V | | | V <sub>OL2</sub> | P20 to P23 | | Iol2 = 400 μA | | | 0.4 | V | | | V <sub>OL3</sub> | P60, P61 | | $4.0~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 15.0~mA$ | | | 2.0 | V | | | | | | $4.0~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 5.0~mA$ | | | 0.4 | V | | | | | | $2.7~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 3.0~mA$ | | | 0.4 | V | | | | | | $1.8~V \leq V_{DD} \leq 5.5~V,$ $I_{OL1} = 2.0~mA$ | | | 0.4 | V | | Input leakage current, high | Ішн1 | Other than P121,<br>P122 | $V_{I} = V_{DD}$ | | | | 1 | μΑ | | | <b>І</b> Lін2 | P121, P122<br>(X1, X2/EXCLK) | $V_{I} = V_{DD}$ | Input port or external clock input | | | 1 | μΑ | | | | | | When resonator connected | | | 10 | μΑ | | Input leakage current, low | ILIL1 | Other than P121,<br>P122 | Vı = Vss | | | | -1 | μΑ | | | ILIL2 | P121, P122<br>(X1, X2/EXCLK) | Vı = Vss | Input port or external clock input | | | -1 | μΑ | | | | | | When resonator connected | | | -10 | μΑ | | On-chip pull-up resistance | Rυ | 20-, 24-pin products: P00 to P03 <sup>Note</sup> , P10 to P14, P40 to P42, P125, RESET 30-pin products: P00, P01, P10 to P17, P30, P31, P40, P50, P51, P120, P147 | | V <sub>I</sub> = Vss, input port | 10 | 20 | 100 | kΩ | Note 24-pin products only. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. #### (2) 30-pin products $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ (1/2) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | | |----------------|-------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------|-------------------------|-------------------|----------------------|------|------|-----| | Supply | I <sub>DD1</sub> | Operating | HS (High-speed | f⊪ = 24 MHz <sup>Note3</sup> | Basic | V <sub>DD</sub> = 5.0 V | | 1.5 | | mA | | | current Note 1 | | mode | main) mode Note 4 | | operation | V <sub>DD</sub> = 3.0 V | | 1.5 | | | | | | | | | | Normal | V <sub>DD</sub> = 5.0 V | | 3.7 | 5.5 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 3.7 | 5.5 | | | | | | | | | f <sub>IH</sub> = 16 MHz <sup>Note 3</sup> | | V <sub>DD</sub> = 5.0 V | | 2.7 | 4.0 | mA | | | | | | | | | V <sub>DD</sub> = 3.0 V | | 2.7 | 4.0 | | | | | | | LS (Low-speed | f <sub>IH</sub> = 8 MHz <sup>Note 3</sup> | | V <sub>DD</sub> = 3.0 V | | 1.2 | 1.8 | mA | | | | | main) mode <sup>Note 4</sup> | $\begin{array}{c} \text{main) mode}^{\text{Note 4}} \\ \\ \text{HS (High-speed} \\ \text{main) mode}^{\text{Note 4}} \end{array} \begin{array}{c} \\ \\ \text{MM} = 20 \text{ MHz}^{\text{Note 2}}, \\ \\ \text{V}_{DD} = 5.0 \text{ V} \\ \\ \\ \text{f}_{MX} = 20 \text{ MHz}^{\text{Note 2}}, \end{array}$ | le <sup>Note 4</sup> | | V <sub>DD</sub> = 2.0 V | | 1.2 | 1.8 | | | | | | | | | Square wave input | | 3.0 | 4.6 | mA | | | | | | | | | Resonator connection | | 3.2 | 4.8 | | | | | | | | | | $f_{MX} = 20 \ MHz^{Note 2},$ $V_{DD} = 3.0 \ V$ | | Square wave input | | 3.0 | 4.6 | mA | | | | | | $V_{DD} = 3.0 \text{ V}$ | | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 3.2 | 4.8 | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | 1 | Square wave input | | 1.9 | 2.7 | mA | | | | | | | $V_{DD} = 5.0 \text{ V}$ | | Resonator connection | | 1.9 | 2.7 | | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | | Square wave input | | 1.9 | 2.7 | mA | | | | | | | $V_{DD} = 3.0 \text{ V}$ | | Resonator connection | | 1.9 | 2.7 | | | | | | | LS (Low-speed | $f_{MX} = 8 MHz^{Note 2}$ | | Square wave input | | 1.1 | 1.7 | mA | | | | main) mode Note 4 | $V_{DD} = 3.0 \text{ V}$ | | Resonator connection | | 1.1 | 1.7 | | | | | | | | | fw | $f_{MX} = 8 \text{ MHz}^{\text{Note 2}},$ | Square wave input | Square wave input | | 1.1 | 1.7 | mA | | | | | | | $V_{DD} = 2.0 \text{ V}$ | | Resonator connection | | 1.1 | 1.7 | | | - Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator clock is stopped. - 3. When high-speed system clock is stopped - **4.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows. HS(High speed main) mode: VDD = 2.7 V to 5.5 V @1 MHz to 24 MHz V<sub>DD</sub> = 2.4 V to 5.5 V @1 MHz to 16 MHz LS(Low speed main) mode: $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V } @ 1 \text{ MHz to } 8 \text{ MHz}$ - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: high-speed on-chip oscillator clock frequency - **3.** Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ . #### (2) 30-pin products $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------|------------------------|-------------------|--------------------------------------------|----------------------------------------------|-------------------------|------|------|------|------| | Supply | IDD2 Note 2 | HALT | HS (High-speed | fin = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 440 | 1280 | μА | | current Note 1 | | mode | main) mode Note 6 | | V <sub>DD</sub> = 3.0 V | | 440 | 1280 | | | | | | | fin = 16 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 400 | 1000 | μА | | | | | | | V <sub>DD</sub> = 3.0 V | | 400 | 1000 | | | | | | LS (Low-speed | fin = 8 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 260 | 530 | μA | | | | main) mode Note 6 | | V <sub>DD</sub> = 2.0 V | | 260 | 530 | | | | | | | HS (High-speed | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input | | 280 | 1000 | μА | | | | main) mode Note 6 | $V_{DD} = 5.0 \text{ V}$ | Resonator connection | | 450 | 1170 | | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 280 | 1000 | μA | | | | | | $V_{DD} = 3.0 \text{ V}$ | Resonator connection | | 450 | 1170 | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 190 | 600 | μА | | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 260 | 670 | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 190 | 600 | μΑ | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 260 | 670 | | | | | | LS (Low-speed | fmx = 8 MHz <sup>Note 3</sup> , | Square wave input | | 95 | 330 | μΑ | | | | | main) mode Note 6 | V <sub>DD</sub> = 3.0 V | Resonator connection | | 145 | 380 | | | | | | | fmx = 8 MHz <sup>Note 3</sup> | Square wave input | | 95 | 330 | μΑ | | | | | | V <sub>DD</sub> = 2.0 V | Resonator connection | | 145 | 380 | | | | IDD3 <sup>Note 5</sup> | STOP | $T_A = -40^{\circ}C$ | | | | 0.18 | 0.50 | μA | | | | mode | T <sub>A</sub> = +25°C | | | | 0.23 | 0.50 | | | | | | T <sub>A</sub> = +50°C | T <sub>A</sub> = +50°C | | | 0.30 | 1.10 | | | | | | T <sub>A</sub> = +70°C | | | | 0.46 | 1.90 | | | | | | T <sub>A</sub> = +85°C | | | | 0.75 | 3.30 | | - Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator clock is stopped. - 4. When high-speed system clock is stopped. - 5. Not including the current flowing into the 12-bit interval timer and watchdog timer. - **6.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows. HS (High speed main) mode: VDD = 2.7 V to 5.5 V @1 MHz to 24 MHz $V_{DD} = 2.4 \text{ V to } 5.5 \text{ V } @ 1 \text{ MHz to } 16 \text{ MHz}$ LS (Low speed main) mode: VDD = 1.8 V to 5.5 V @1 MHz to 8 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: high-speed on-chip oscillator clock frequency - 3. Except STOP mode, temperature condition of the TYP. value is $T_A = 25$ °C. ## (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) ( $T_A = -40$ to +85°C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | C | Conditions | | HS (high-speed main) Mode | | LS (low-speed main)<br>Mode | | |--------------------------------------------|------------------|--------------------------------------------------------------|--------------------------------|------------|---------------------------|------------|-----------------------------|----| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcyı ≥ 4/fclk | $2.7~V \leq V_{DD} \leq 5.5~V$ | 167 | | 500 | | ns | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 250 | | 500 | | ns | | | | | $1.8~V \leq V_{DD} \leq 5.5~V$ | - | | 500 | | ns | | SCKp high-/low-level width | <b>t</b> кн1, | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | | tксү1/2-12 | | tксү1/2-50 | | ns | | | t <sub>KL1</sub> | $2.7~V \leq V_{DD} \leq$ | 5.5 V | tксү1/2-18 | | tkcy1/2-50 | | ns | | | | $2.4~V \le V_{DD} \le 5.5~V$ | | tkcy1/2-38 | | tkcy1/2-50 | | ns | | | | $1.8~V \leq V_{DD} \leq 5.5~V$ | | - | | tксү1/2-50 | | ns | | SIp setup time (to SCKp↑) | tsıkı | $4.0~V \leq V_{DD} \leq 5.5~V$ | | 44 | | 110 | | ns | | Note 1 | | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | | 44 | | 110 | | ns | | | | 2.4 V ≤ V <sub>DD</sub> ≤ | 5.5 V | 75 | | 110 | | ns | | | | 1.8 V ≤ V <sub>DD</sub> ≤ | 5.5 V | - | | 110 | | ns | | SIp hold time<br>(from SCKp↑) Note 2 | tksii | | | 19 | | 19 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 30 pF Note4 | | | 25 | | 25 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SCKp and SOp output lines. **Caution** Select the normal input buffer for the SIp pin and the normal output mode for the SOp and SCKp pins by using port input mode register 1 (PIM1) and port output mode registers 0, 1, 4 (POM0, POM1, POM4). - **Remarks 1.** p: CSI number (p = 00, 01, 11, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products) - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products.)) - This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 4 above to calculate the maximum transfer rate under conditions of the customer. - **6.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ V<sub>DD</sub> < 4.0 V and 2.3 V $\leq$ V<sub>b</sub> $\leq$ 2.7 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - 7. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 6** above to calculate the maximum transfer rate under conditions of the customer. - 8. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 1.8 V $\leq$ V<sub>DD</sub> < 3.3 V, 1.6 V $\leq$ V<sub>b</sub> $\leq$ 2.0 V $$\label{eq:maximum transfer rate} \text{Maximum transfer rate} = \frac{1}{\{-C_b \times R_b \times \text{In } (1-\frac{1.5}{V_b})\} \times 3} \quad \text{[bps]}$$ Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{\frac{1}{(\text{Transfer rate}) \times \text{Number of transferred bits}}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **9.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 8** above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. ## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/3) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (high-spe | , | LS (low-spee<br>Mode | , | Unit | |-----------------------|------------------|------------------------------------------------------------|-------------------------------------------------------------|--------------|------|----------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $4.0~V \leq V_{DD} \leq 5.5~V,$ | 300 | | 1150 | | ns | | | | | $2.7 \ V \le V_b \le 4.0 \ V,$ | | | | | | | | | | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$ | | | | | | | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$ | 500 | | 1150 | | ns | | | | | $2.3 \; V \leq V_b \leq 2.7 \; V,$ | | | | | | | | | | $C_b = 30$ pF, $R_b = 2.7$ k $\Omega$ | | | | | | | | | | $1.8 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V},$ | 1150 | | 1150 | | ns | | | | | $1.6~V \leq V_b \leq 2.0~V^{\text{ Note}},$ | | | | | | | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | SCKp high-level width | t <sub>KH1</sub> | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ | | tkcy1/2 -75 | | tkcy1/2-75 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | $2.7 \text{ V} \leq \text{V}_{DD} <$ | $4.0~V,~2.3~V \leq V_b \leq 2.7~V,$ | tkcy1/2 -170 | | tксү1/2-170 | | ns | | | | C <sub>b</sub> = 30 pF, R | $k_b = 2.7 \text{ k}\Omega$ | | | | | | | | | 1.8 V ≤ V <sub>DD</sub> < | $3.3~V,~1.6~V \leq V_b \leq 2.0~V$ $^{\text{Note}},$ | tkcy1/2 -458 | | tkcy1/2-458 | | ns | | | | C <sub>b</sub> = 30 pF, R | $k_b = 5.5 \text{ k}\Omega$ | | | | | | | SCKp low-level width | t <sub>KL1</sub> | $4.0 \text{ V} \leq V_{DD} \leq$ | $5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ | tkcy1/2 -12 | | tkcy1/2-50 | | ns | | | | C <sub>b</sub> = 30 pF, R | $k_b = 1.4 \text{ k}\Omega$ | | | | | | | | | $2.7 \text{ V} \leq \text{V}_{DD} <$ | $4.0~V,~2.3~V \leq V_b \leq 2.7~V,$ | tkcy1/2 -18 | | tkcy1/2-50 | | ns | | | | C <sub>b</sub> = 30 pF, R | $k_b = 2.7 \text{ k}\Omega$ | | | | | | | | | 1.8 V ≤ V <sub>DD</sub> < | $3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V^{\ \text{Note}},$ | tксү1/2 -50 | | tксү1/2-50 | | ns | | | | C <sub>b</sub> = 30 pF, R | $k_{\rm b} = 5.5 \; {\rm k}\Omega$ | | | | | | Note Use it with $V_{DD} \ge V_b$ . - Cautions 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - 2. CSI01 and CSI11 cannot communicate at different potential. - **Remarks 1.** R<sub>b</sub> $[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub> [V]: Communication line voltage - **2.** p: CSI number (p = 00, 20) <R> <R> # <R> 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C) - <R> This chapter describes the following electrical specifications. - Target products G: Industrial applications $T_A = -40 \text{ to } +105^{\circ}\text{C}$ R5F102xxGxx - **Cautions 1.** The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - 2. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product. - 3. Please contact Renesas Electronics sales office for derating of operation under $T_A = +85^{\circ}C$ to $+105^{\circ}C$ . Derating is the systematic reduction of load for the sake of improved reliability. ## Remark When the RL78 microcontroller is used in the range of $T_A$ = -40 to +85 °C, see CHAPTER 28 ELECTRICAL SPECIFICATIONS (A: $T_A$ = -40 to +85 °C). There are following differences between the products "G: Industrial applications ( $T_A = -40 \text{ to } +105^{\circ}\text{C}$ )" and the products "A: Consumer applications, and D: Industrial applications". | Parameter | Appli | cation | |-------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------| | | A: Consumer applications, D: Industrial applications | G: Industrial applications | | Operating ambient temperature | T <sub>A</sub> = -40 to +85°C | T <sub>A</sub> = -40 to +105°C | | Operating mode | HS (high-speed main) mode: | HS (high-speed main) mode only: | | Operating voltage range | $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 24 \text{ MHz}$ | $2.7~V \le V_{DD} \le 5.5~V @ 1~MHz$ to $24~MHz$ | | | $2.4~V \le V_{DD} \le 5.5~V@1~MHz$ to $16~MHz$ | $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz$ to $16~MHz$ | | | LS (low-speed main) mode: | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 8 MHz | | | High-speed on-chip oscillator clock | R5F102 products, 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V: | R5F102 products, 2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V: | | accuracy | ±1.0%@ T <sub>A</sub> = -20 to +85°C | ±2.0%@ T <sub>A</sub> = +85 to +105°C | | | ±1.5%@ T <sub>A</sub> = -40 to -20°C | ±1.0%@ T <sub>A</sub> = -20 to +85°C | | | R5F103 products, 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V: | ±1.5%@ T <sub>A</sub> = -40 to -20°C | | | ±5.0%@ T <sub>A</sub> = -40 to +85°C | | | Serial array unit | UART | UART | | | CSI: fcLk/2 (supporting 12 Mbps), fcLk/4 | CSI: fclk/4 | | | Simplified I <sup>2</sup> C communication | Simplified I <sup>2</sup> C communication | | Voltage detector | Rise detection voltage: 1.88 V to 4.06 V | Rise detection voltage: 2.61 V to 4.06 V | | | (12 levels) | (8 levels) | | | Fall detection voltage: 1.84 V to 3.98 V | Fall detection voltage: 2.55 V to 3.98 V | | | (12 levels) | (8 levels) | **Remark** The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications, and D: Industrial applications". For details, refer to **29.1** to **29.10**. #### 3.1 Absolute Maximum Ratings Absolute Maximum Ratings (TA = 25°C) | Parameter | Symbols | | Conditions | Ratings | Unit | |----------------------------------------------|------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------| | Supply Voltage | V <sub>DD</sub> | | | -0.5 to + 6.5 | V | | REGC terminal input voltage <sup>Note1</sup> | Virego | REGC | | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> + 0.3<br>Note 2 | V | | Input Voltage | VII | Other than P60, F | P61 | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 3</sup> | V | | | V <sub>12</sub> | P60, P61 (N-ch o | pen drain) | -0.3 to 6.5 | V | | Output Voltage | Vo | | | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 3</sup> | V | | Analog input voltage | Vai | 20, 24-pin produc | ts: ANI0 to ANI3, ANI16 to ANI22 | -0.3 to V <sub>DD</sub> + 0.3 | V | | | | 30-pin products: A | ANI0 to ANI3, ANI16 to ANI19 | and -0.3 to<br>AVREF(+)+0.3 Notes 3, 4 | | | Output current, high | Іон1 | Per pin | Other than P20 to P23 | -40 | mA | | | | Total of all pins | All the terminals other than P20 to P23 | -170 | mA | | | | | 20-, 24-pin products: P40 to P42 | -70 | mA | | | | | 30-pin products: P00, P01, P40, P120 | | | | | | | 20-, 24-pin products: P00 to P03 <sup>Note 5</sup> ,<br>P10 to P14<br>30-pin products: P10 to P17, P30, P31,<br>P50, P51, P147 | -100 | mA | | | <b>I</b> OH2 | Per pin P20 to P23 | | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | lo <sub>L1</sub> | Per pin | Other than P20 to P23 | 40 | mA | | | | Total of all pins | All the terminals other than P20 to P23 | 170 | mA | | | | | 20-, 24-pin products: P40 to P42<br>30-pin products: P00, P01, P40, P120 | 70 | mA | | | | | 20-, 24-pin products: P00 to P03 Note 5,<br>P10 to P14, P60, P61<br>30-pin products: P10 to P17, P30, P31,<br>P50, P51, P60, P61, P147 | 100 | mA | | | I <sub>OL2</sub> | Per pin | P20 to P23 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient temperature | Та | | | -40 to +105 | °C | | Storage temperature | T <sub>stg</sub> | | | -65 to +150 | °C | - Notes 1. 30-pin product only. - 2. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value determines the absolute maximum rating of the REGC pin. Do not use it with voltage applied. - 3. Must be 6.5 V or lower. - **4.** Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin. - 5. 24-pin products only. **Caution** Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - **2.** AV<sub>REF</sub>(+): + side reference voltage of the A/D converter. - 3. Vss: Reference voltage #### (1) 20-, 24-pin products $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------|-------------------------|------|------------------------------|---------------------------------------------------------------------|-------------------------|------|------|-------|------| | Supply | IDD2 Note 2 | HALT | HS (High-speed | f <sub>IH</sub> = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 440 | 2230 | μA | | current <sup>Note 1</sup> | | mode | main) mode <sup>Note 6</sup> | | V <sub>DD</sub> = 3.0 V | | 440 | 2230 | | | | | | | fıн = 16 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 400 | 1650 | μA | | | | | | | V <sub>DD</sub> = 3.0 V | | 400 | 1650 | | | | | | | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input | | 280 | 1900 | μΑ | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 450 | 2000 | | | | | | f | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input | | 280 | 1900 | μA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 450 | 2000 | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ $V_{DD} = 5.0 \text{ V}$ | Square wave input | | 190 | 1010 | μΑ | | | | | | | Resonator connection | | 260 | 1090 | | | | | | | fmx = 10 MHz <sup>Note 3</sup> , | Square wave input | | 190 | 1010 | μΑ | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 260 | 1090 | | | | I <sub>DD3</sub> Note 5 | STOP | T <sub>A</sub> = -40°C | | | | 0.19 | 0.50 | μΑ | | | | mode | T <sub>A</sub> = +25°C | | | | 0.24 | 0.50 | | | | | | T <sub>A</sub> = +50°C | | | | 0.32 | 0.80 | | | | | | T <sub>A</sub> = +70°C | | | | 0.48 | 1.20 | | | | | | T <sub>A</sub> = +85°C | | | | 0.74 | 2.20 | | | | | | T <sub>A</sub> = +105°C | | | | 1.50 | 10.20 | | - Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator clock is stopped. - 4. When high-speed system clock is stopped. - 5. Not including the current flowing into the 12-bit interval timer and watchdog timer. - **6.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows. HS (High speed main) mode: $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$ @1 MHz to 24 MHz $V_{DD} = 2.4 \text{ V to } 5.5 \text{ V}$ @1 MHz to 16 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: high-speed on-chip oscillator clock frequency - 3. Except temperature condition of the TYP. value is $T_A = 25$ °C, other than STOP mode #### **TI/TO Timing** #### **Interrupt Request Input Timing** #### **Key Interrupt Input Timing** ### **RESET Input Timing** ## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1) ## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0) #### 3.5.2 Serial interface IICA $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS | (high-spee | ed main) m | node | Unit | |-------------------------------------------------|--------------|--------------------------|--------|------------|------------|------|------| | | | | Standa | rd Mode | Fast | Mode | | | | | | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Fast mode: fclk≥ 3.5 MHz | | | 0 | 400 | kHz | | | | Normal mode: fclk≥ 1 MHz | 0 | 100 | | | kHz | | Setup time of restart condition | tsu:sta | | 4.7 | | 0.6 | | μS | | Hold time <sup>Note 1</sup> | thd:STA | | 4.0 | | 0.6 | | μS | | Hold time when SCLA0 = "L" | tLOW | | 4.7 | | 1.3 | | μS | | Hold time when SCLA0 = "H" | thigh | | 4.0 | | 0.6 | | μS | | Data setup time (reception) | tsu:dat | | 250 | | 100 | | ns | | Data hold time (transmission) <sup>Note 2</sup> | thd:dat | | 0 | 3.45 | 0 | 0.9 | μS | | Setup time of stop condition | tsu:sto | | 4.0 | | 0.6 | | μS | | Bus-free time | <b>t</b> BUF | | 4.7 | | 1.3 | | μS | Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. Caution Only in the 30-pin products, the values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IoH1, IoL1, VoH1, VoL1) must satisfy the values in the redirect destination. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Normal mode: $C_b = 400 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega$ Fast mode: $C_b = 320 \text{ pF}, \text{ Rb} = 1.1 \text{ k}\Omega$ #### IICA serial transfer timing <R> #### 3.9 Dedicated Flash Memory Programmer Communication (UART) #### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | | 1,000,000 | bps | #### 3.10 Timing of Entry to Flash Memory Programming Modes $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------|------|------|------|------| | Time to complete the communication for the initial setting after the external reset is released | tsuinit | POR and LVD reset are released before external release | | | 100 | ms | | Time to release the external reset after the TOOL0 pin is set to the low level | tsu | POR and LVD reset are released before external release | 10 | | | μs | | Time to hold the TOOL0 pin at the low level after the external reset is released | tно | POR and LVD reset are released before external release | 1 | | | ms | | (excluding the processing time of the firmware to control the flash memory) | | | | | | | - <1> The low level is input to the TOOL0 pin. - <2> The external reset is released (POR and LVD reset must be released before the external reset is released.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. Remark tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period. tsu: Time to release the external reset after the TOOL0 pin is set to the low level thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) ### RL78/G12 Data Sheet | | | | Description | | | |------|----------------------------|----------------|---------------------------------------------------------------------------------------------|--|--| | Rev. | Date | Page | Summary | | | | 1.00 | Dec 10, 2012 | - | First Edition issued | | | | 2.00 | Sep 06, 2013 | 1 | Modification of 1.1 Features | | | | | | | Modification of 1.2 List of Part Numbers | | | | | | 4 | Modification of Table 1-1. List of Ordering Part Numbers, Note, and Caution | | | | | | 7 to 9 | Modification of package name in 1.4.1 to 1.4.3 | | | | | | 14 | Modification of tables in 1.7 Outline of Functions | | | | | 17<br>18<br>18<br>19<br>20 | | Modification of description of table in 2.1 Absolute Maximum Ratings (TA = 25°C) | | | | | | | Modification of table, Note, and Caution in 2.2.1 X1 oscillator characteristics | | | | | | | Modification of table in 2.2.2 On-chip oscillator characteristics | | | | | | | Modification of Note 3 in 2.3.1 Pin characteristics (1/4) | | | | | | | Modification of Note 3 in 2.3.1 Pin characteristics (2/4) | | | | | | 23 | Modification of Notes 1 and 2 in (1) 20-, 24-pin products (1/2) | | | | | | 24 | Modification of Notes 1 and 3 in (1) 20-, 24-pin products (2/2) | | | | | | 25 | Modification of Notes 1 and 2 in (2) 30-pin products (1/2) | | | | | | 26 | Modification of Notes 1 and 3 in (2) 30-pin products (2/2) | | | | | | 27 | Modification of (3) Peripheral functions (Common to all products) | | | | | | 28 | Modification of table in 2.4 AC Characteristics | | | | | | 29 | Addition of Minimum Instruction Execution Time during Main System Clock Operation | | | | | | 30 | Modification of figures of AC Timing Test Point and External Main System Clock Timing | | | | | | 31 | Modification of figure of AC Timing Test Point | | | | | | 31 | Modification of description and Note 2 in (1) During communication at same potential | | | | | | 31 | (UART mode) | | | | | | 20 | Modification of description in (2) During communication at same potential (CSI mode) | | | | | | 32 | | | | | | | 33 | Modification of description in (3) During communication at same potential (CSI mode) | | | | | 34<br>36<br>38, 39<br>40 | _ | Modification of description in (4) During communication at same potential (CSI mode) | | | | | | 36 | Modification of table and Note 2 in (5) During communication at same potential | | | | | | | (simplified I <sup>2</sup> C mode) | | | | | | 38, 39 | Modification of table and Notes 1 to 9 in (6) Communication at different potential | | | | | | | (1.8 V, 2.5 V, 3 V) (UART mode) | | | | | | 40 | Modification of Remarks 1 to 3 in (6) Communication at different potential (1.8 V, | | | | | | | 2.5 V, 3 V) (UART mode) | | | | | | 41 | Modification of table in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) | | | | | | 42 | Modification of Caution in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) | | | | | | 43 | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI | | | | | | | mode) (1/3) | | | | | | 44 | Modification of table and Notes 1 and 2 in (8) Communication at different potential (1.8 | | | | | | | V, 2.5 V, 3 V) (CSI mode) (2/3) | | | | | | 45 | Modification of table, Note 1, and Caution 1 in (8) Communication at different potential | | | | | | | (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3) | | | | | | 47 | Modification of table in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI | | | | | | | mode) | | | | | | 50 | Modification of table, Note 1, and Caution 1 in (10) Communication at different potential | | | | | | | (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) | | | | | | 52 | Modification of Remark in 2.5.2 Serial interface IICA | | | | | | 53 | Addition of table to 2.6.1 A/D converter characteristics | | | | | | 53 | Modification of description in 2.6.1 (1) | | | | | | 54 | Modification of Notes 3 to 5 in 2.6.1 (1) | | | | | | 54 | Modification of description and Notes 2 to 4 in 2.6.1 (2) | | | | | | J <del>4</del> | modification of docomption and Notes 2 to 7 in 2.0.1 (2) | | | #### NOTES FOR CMOS DEVICES - (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN). - (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. - (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. - (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. - (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. - (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.