Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | C166SV2 | | Core Size | 16/32-Bit | | Speed | 128MHz | | Connectivity | CANbus, EBI/EMI, FlexRay, I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 118 | | Program Memory Size | 1.06MB (1.06M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 90K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 24x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | - | | Package / Case | - | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/xc2788x136f128laakxuma1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Edition 2012-06 Published by Infineon Technologies AG 81726 Munich, Germany © 2012 Infineon Technologies AG All Rights Reserved. #### Legal Disclaimer The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (<a href="https://www.infineon.com">www.infineon.com</a>). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. ### **Table of Contents** ## **Table of Contents** | <b>1</b><br>1.1<br>1.2<br>1.3 | Summary of Features Basic Device Types Special Device Types Definition of Feature Variants | 9<br>10 | |----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | <b>2</b><br>2.1<br>2.2 | General Device Information Pin Configuration and Definition Identification Registers | 13 | | 3<br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br>3.12<br>3.13<br>3.14<br>3.15<br>3.16<br>3.17 | Functional Description Memory Subsystem and Organization External Bus Controller Central Processing Unit (CPU) Memory Protection Unit (MPU) Memory Checker Module (MCHK) Interrupt System On-Chip Debug Support (OCDS) Capture/Compare Unit (CC2) Capture/Compare Units CCU6x General Purpose Timer (GPT12E) Unit Real Time Clock A/D Converters Universal Serial Interface Channel Modules (USIC) MultiCAN Module System Timer Watchdog Timer Clock Generation Parallel Ports Power Management | 49<br>54<br>55<br>57<br>57<br>58<br>59<br>60<br>62<br>64<br>68<br>70<br>71<br>73<br>74<br>75<br>76 | | 3.20 | Instruction Set Summary | | | 4<br>4.1<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.2<br>4.2.1 | Electrical Parameters General Parameters Absolut Maximum Rating Conditions Operating Conditions Voltage Range Definition Pad Timing Definition Parameter Interpretation DC Parameters DC Parameters for Upper Voltage Area | 81<br>82<br>84<br>84<br>84<br>85<br>87 | | 4.2.2<br>4.2.3 | DC Parameters for Lower Voltage Area Power Consumption | | | | | | ## **Table of Contents** | 4.3 | Analog/Digital Converter Parameters | |---------|----------------------------------------------------| | 4.4 | System Parameters | | 4.5 | Flash Memory Parameters 104 | | 4.6 | AC Parameters | | 4.6.1 | Testing Waveforms | | 4.6.2 | Definition of Internal Timing | | 4.6.2.1 | Phase Locked Loop (PLL) | | 4.6.2.2 | Wakeup Clock | | 4.6.2.3 | Selecting and Changing the Operating Frequency 112 | | 4.6.3 | External Clock Input Parameters | | 4.6.4 | Pad Properties | | 4.6.5 | External Bus Timing | | 4.6.5.1 | Bus Cycle Control with the READY Input | | 4.6.6 | Synchronous Serial Interface Timing | | 4.6.7 | Debug Interface Timing | | 5 | Package and Reliability | | 5.1 | Packaging | | 5.2 | Thermal Considerations | | 5.3 | Quality Declarations | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|-------------------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | TRST | I | In/B | Test-System Reset Input For normal system operation, pin TRST should be held low. A high level at this pin at the rising edge of PORST activates the XC2788X's debug system. In this case, pin TRST must be driven low once to reset the debug system. An internal pull-down device will hold this pin low when nothing is driving it. | | 7 | P8.3 | O0 / I | St/B | Bit 3 of Port 8, General Purpose Input/Output | | | CCU60_COU<br>T60 | O1 | St/B | CCU60 Channel 0 Output | | | CCU62_CC6<br>0 | O2 | St/B | CCU62 Channel 0 Output | | | TDI_D | IH | St/B | JTAG Test Data Input If JTAG pos. D is selected during start-up, an internal pull-up device will hold this pin low when nothing is driving it. | | | CCU62_CC6<br>0INB | I | St/B | CCU62 Channel 0 Input | | 8 | P7.0 | O0 / I | St/B | Bit 0 of Port 7, General Purpose Input/Output | | | T3OUT | 01 | St/B | GPT12E Timer T3 Toggle Latch Output | | | T6OUT | O2 | St/B | GPT12E Timer T6 Toggle Latch Output | | | TDO_A | OH /<br>IH | St/B | JTAG Test Data Output / DAP1 Input/Output If DAP pos. 0 or 2 is selected during start-up, an internal pull-down device will hold this pin low when nothing is driving it. | | | ESR2_1 | I | St/B | ESR2 Trigger Input 1 | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|-------------------|--------|------|------------------------------------------------| | 63 | P4.1 | O0 / I | St/B | Bit 1 of Port 4, General Purpose Input/Output | | | CC2_CC25 | O3 / I | St/B | CAPCOM2 CC25IO Capture Inp./ Compare Out. | | | CS1 | ОН | St/B | External Bus Interface Chip Select 1 Output | | | CCU62_CCP<br>OS0B | I | St/B | CCU62 Position Input 0 | | | T4EUDB | I | St/B | GPT12E Timer T4 External Up/Down Control Input | | | ESR1_8 | I | St/B | ESR1 Trigger Input 8 | | 64 | P2.4 | O0 / I | St/B | Bit 4 of Port 2, General Purpose Input/Output | | | U0C1_DOUT | 01 | St/B | USIC0 Channel 1 Shift Data Output | | | TxDC0 | O2 | St/B | CAN Node 0 Transmit Data Output | | | CC2_CC17 | O3 / I | St/B | CAPCOM2 CC17IO Capture Inp./ Compare Out. | | | A17 | ОН | St/B | External Bus Interface Address Line 17 | | | ESR1_0 | I | St/B | ESR1 Trigger Input 0 | | | U0C0_DX0F | I | St/B | USIC0 Channel 0 Shift Data Input | | | RxDC1A | I | St/B | CAN Node 1 Receive Data Input | | 65 | P11.1 | O0 / I | St/B | Bit 1 of Port 11, General Purpose Input/Output | | | CCU61_COU<br>T61 | 01 | St/B | CCU61 Channel 1 Output | | | TxDC0 | O2 | St/B | CAN Node 0 Transmit Data Output | | | CCU63_CCP<br>OS1A | I | St/B | CCU63 Position Input 1 | | | CCU61_CTR<br>APD | I | St/B | CCU61 Emergency Trap Input | | 66 | P11.0 | O0 / I | St/B | Bit 0 of Port 11, General Purpose Input/Output | | | CCU61_COU<br>T60 | 01 | St/B | CCU61 Channel 0 Output | | | CCU63_CCP<br>OS0A | I | St/B | CCU63 Position Input 0 | | | RxDC0F | I | St/B | CAN Node 0 Receive Data Input | | | ESR1_7 | I | St/B | ESR1 Trigger Input 7 | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Type | Function | |-----|-------------------|------------|------|------------------------------------------------| | 87 | P0.3 | O0 / I | St/B | Bit 3 of Port 0, General Purpose Input/Output | | | U1C0_SELO<br>0 | 01 | St/B | USIC1 Channel 0 Select/Control 0 Output | | | U1C1_SELO<br>1 | O2 | St/B | USIC1 Channel 1 Select/Control 1 Output | | | CCU61_COU<br>T60 | О3 | St/B | CCU61 Channel 0 Output | | | A3 | ОН | St/B | External Bus Interface Address Line 3 | | | U1C0_DX2A | I | St/B | USIC1 Channel 0 Shift Control Input | | | RxDC0B | I | St/B | CAN Node 0 Receive Data Input | | 88 | P3.1 | O0 / I | St/B | Bit 1 of Port 3, General Purpose Input/Output | | | U2C0_DOUT | 01 | St/B | USIC2 Channel 0 Shift Data Output | | | U2C0_DX0B | I | St/B | USIC2 Channel 0 Shift Data Input | | 89 | P10.2 | O0 / I | St/B | Bit 2 of Port 10, General Purpose Input/Output | | | U0C0_SCLK<br>OUT | 01 | St/B | USIC0 Channel 0 Shift Clock Output | | | CCU60_CC6 | O2 | St/B | CCU60 Channel 2 Output | | | AD2 | OH /<br>IH | St/B | External Bus Interface Address/Data Line 2 | | | CCU60_CC6<br>2INA | I | St/B | CCU60 Channel 2 Input | | | U0C0_DX1B | I | St/B | USIC0 Channel 0 Shift Clock Input | Table 6 Pin Definitions and Functions (cont'd) | Iable | rable o Fill Definitions and Functions (Contu) | | | | | | | | | |-------|------------------------------------------------|------------|------|------------------------------------------------|--|--|--|--|--| | Pin | Symbol | Ctrl. | Type | Function | | | | | | | 105 | P10.7 | O0 / I | St/B | Bit 7 of Port 10, General Purpose Input/Output | | | | | | | | U0C1_DOUT | 01 | St/B | USIC0 Channel 1 Shift Data Output | | | | | | | | CCU60_COU<br>T63 | O2 | St/B | CCU60 Channel 3 Output | | | | | | | | AD7 | OH /<br>IH | St/B | External Bus Interface Address/Data Line 7 | | | | | | | | U0C1_DX0B | I | St/B | USIC0 Channel 1 Shift Data Input | | | | | | | | CCU60_CCP<br>OS0A | I | St/B | CCU60 Position Input 0 | | | | | | | | T4INB | I | St/B | GPT12E Timer T4 Count/Gate Input | | | | | | | 106 | P0.7 | O0 / I | St/B | Bit 7 of Port 0, General Purpose Input/Output | | | | | | | | U1C1_DOUT | 01 | St/B | USIC1 Channel 1 Shift Data Output | | | | | | | | U1C0_SELO<br>3 | O2 | St/B | USIC1 Channel 0 Select/Control 3 Output | | | | | | | | A7 | ОН | St/B | External Bus Interface Address Line 7 | | | | | | | | U1C1_DX0B | I | St/B | USIC1 Channel 1 Shift Data Input | | | | | | | | CCU61_CTR<br>APB | I | St/B | CCU61 Emergency Trap Input | | | | | | | 107 | P3.7 | O0 / I | St/B | Bit 7 of Port 3, General Purpose Input/Output | | | | | | | | U2C1_DOUT | 01 | St/B | USIC2 Channel 1 Shift Data Output | | | | | | | | U2C0_SELO<br>3 | O2 | St/B | USIC2 Channel 0 Select/Control 3 Output | | | | | | | | U0C0_SELO<br>7 | О3 | St/B | USIC0 Channel 0 Select/Control 7 Output | | | | | | | | U2C1_DX0B | I | St/B | USIC2 Channel 1 Shift Data Input | | | | | | | | | | | | | | | | | ### **Functional Description** ### **Memory Content Protection** The contents of on-chip memories can be protected against soft errors (induced e.g. by radiation) by activating the parity mechanism or the Error Correction Code (ECC). The parity mechanism can detect a single-bit error and prevent the software from using incorrect data or executing incorrect instructions. The ECC mechanism can detect and automatically correct single-bit errors. This supports the stable operation of the system. It is strongly recommended to activate the ECC mechanism wherever possible because this dramatically increases the robustness of an application against such soft errors. ### **Functional Description** to a dedicated vector table location). The occurrence of a hardware trap is also indicated by a single bit in the trap flag register (TFR). Unless another higher-priority trap service is in progress, a hardware trap will interrupt any ongoing program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts. Depending on the package option up to 3 External Service Request (ESR) pins are provided. The ESR unit processes their input values and allows to implement user controlled trap functions (System Requests SR0 and SR1). In this way reset, wakeup and power control can be efficiently realized. Software interrupts are supported by the 'TRAP' instruction in combination with an individual trap (interrupt) number. Alternatively to emulate an interrupt by software a program can trigger interrupt requests by writing the Interrupt Request (IR) bit of an interrupt control register. ### 3.7 On-Chip Debug Support (OCDS) The On-Chip Debug Support system built into the XC2788X provides a broad range of debug and emulation features. User software running on the XC2788X can be debugged within the target system environment. The OCDS is controlled by an external debugging device via the debug interface. This either consists of the 2-pin Device Access Port (DAP) or of the JTAG port conforming to IEEE-1149. The debug interface can be completed with an optional break interface. The debugger controls the OCDS with a set of dedicated registers accessible via the debug interface (DAP or JTAG). In addition the OCDS system can be controlled by the CPU, e.g. by a monitor program. An injection interface allows the execution of OCDS-generated instructions by the CPU. Multiple breakpoints can be triggered by on-chip hardware, by software, or by an external trigger input. Single stepping is supported, as is the injection of arbitrary instructions and read/write access to the complete internal address space. A breakpoint trigger can be answered with a CPU halt, a monitor call, a data transfer, or/and the activation of an external signal. Tracing of data can be obtained via the debug interface, or via the external bus interface for increased performance. Tracing of program execution is supported by the XC2000 Family emulation device. With this device the DAP can operate on clock rates of up to 20 MHz. The DAP interface uses two interface signals, the JTAG interface uses four interface signals, to communicate with external circuitry. The debug interface can be amended with two optional break lines. Data Sheet 59 V1.2, 2012-06 #### **Functional Description** #### MultiCAN Features - CAN functionality conforming to CAN specification V2.0 B active for each CAN node (compliant to ISO 11898) - Independent CAN nodes - Set of independent message objects (shared by the CAN nodes) - Dedicated control registers for each CAN node - Data transfer rate up to 1 Mbit/s, individually programmable for each node - Flexible and powerful message transfer control and error handling capabilities - Full-CAN functionality for message objects: - Can be assigned to one of the CAN nodes - Configurable as transmit or receive objects, or as message buffer FIFO - Handle 11-bit or 29-bit identifiers with programmable acceptance mask for filtering - Remote Monitoring Mode, and frame counter for monitoring - · Automatic Gateway Mode support - 16 individually programmable interrupt nodes - Analyzer mode for CAN bus monitoring ### 3.15 System Timer The System Timer consists of a programmable prescaler and two concatenated timers (10 bits and 6 bits). Both timers can generate interrupt requests. The clock source can be selected and the timers can also run during power reduction modes. Therefore, the System Timer enables the software to maintain the current time for scheduling functions or for the implementation of a clock. ### 3.16 Watchdog Timer The Watchdog Timer is one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time. The Watchdog Timer is always enabled after an application reset of the chip. It can be disabled and enabled at any time by executing the instructions DISWDT and ENWDT respectively. The software has to service the Watchdog Timer before it overflows. If this is not the case because of a hardware or software failure, the Watchdog Timer overflows, generating a prewarning interrupt and then a reset request. The Watchdog Timer is a 16-bit timer clocked with the system clock divided by 16,384 or 256. The Watchdog Timer register is set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the Watchdog Timer is reloaded and the prescaler is cleared. Time intervals between 3.2 μs and 13.4 s can be monitored (@ 80 MHz). Time intervals between 2.0 μs and 8.39 s can be monitored (@ 128 MHz). #### **Electrical Parameters** ## 4.2.1 DC Parameters for Upper Voltage Area Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current $I_{\rm OV}$ . Note: Operating Conditions apply. Table 16 is valid under the following conditions: $V_{\text{DDP}} \ge 4.5 \text{ V}; \ V_{\text{DDPtvp}} = 5 \text{ V}; \ V_{\text{DDP}} \le 5.5 \text{ V}$ Table 16 DC Characteristics for Upper Voltage Range | Parameter | Symbol | | Values | 3 | Unit | Note /<br>Test Condition | |---------------------------------------------------------------------------------------------|--------------------------|------------------------|--------|------------------------------------|------|--------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Pin capacitance (digital inputs/outputs). To be doubled for double bond pins. <sup>1)</sup> | $C_{IO}$ CC | - | - | 10 | pF | not subject to production test | | Input Hysteresis <sup>2)</sup> | HYS CC | $V_{\rm DDP}$ | _ | - | V | R <sub>S</sub> = 0 Ω | | Absolute input leakage current on pins of analog ports <sup>3)</sup> | I <sub>OZ1</sub> <br>CC | - | 10 | 200 | nA | $\begin{aligned} V_{\text{IN}} &> 0 \text{ V}; \\ V_{\text{IN}} &< V_{\text{DDP}} \end{aligned}$ | | Absolute input leakage current for all other pins. To be doubled for double | $ I_{\rm OZ2} $ CC | - | 0.2 | 5 | μА | $T_{\rm J} \leq$ 110 °C;<br>$V_{\rm IN} < V_{\rm DDP};$<br>$V_{\rm IN} > V_{\rm SS}$ | | bond pins. <sup>3)1)4)</sup> | | _ | 0.2 | 15 | μΑ | $T_{\rm J} \le$ 150 °C;<br>$V_{\rm IN} < V_{\rm DDP};$<br>$V_{\rm IN} > V_{\rm SS}$ | | Pull Level Force Current <sup>5)</sup> | $ I_{\rm PLF} {\rm SR}$ | 250 | - | _ | μА | 6) | | Pull Level Keep Current <sup>7)</sup> | $ I_{\rm PLK} $ SR | _ | _ | 30 | μА | 6) | | Input high voltage (all except XTAL1) | $V_{IH}SR$ | $V_{\rm DDP}$ | _ | V <sub>DDP</sub> + 0.3 | V | | | Input low voltage (all except XTAL1) | $V_{IL}SR$ | -0.3 | _ | $0.3 \text{ x}$ $V_{\mathrm{DDP}}$ | V | | | Output High voltage <sup>8)</sup> | V <sub>OH</sub> CC | V <sub>DDP</sub> - 1.0 | | | V | $I_{\mathrm{OH}} \geq I_{\mathrm{OHmax}}$ | | | | V <sub>DDP</sub> - 0.4 | _ | _ | V | $I_{\text{OH}} \ge I_{\text{OHnom}}^{9)}$ | #### **Electrical Parameters** ## 4.2.2 DC Parameters for Lower Voltage Area Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current $I_{\rm OV}$ . Note: Operating Conditions apply. Table 17 is valid under the following conditions: $V_{\rm DDP} \ge 3.0 \text{ V}; \ V_{\rm DDPtvp} = 3.3 \text{ V}; \ V_{\rm DDP} \le 4.5 \text{ V}$ Table 17 DC Characteristics for Lower Voltage Range | Parameter | Symbol | | Values | | Unit | Note / | |---------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------------------------|--------|----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Pin capacitance (digital inputs/outputs). To be doubled for double bond pins. <sup>1)</sup> | $C_{IO}CC$ | _ | _ | 10 | pF | not subject to production test | | Input Hysteresis <sup>2)</sup> | HYS CC | $\begin{array}{c} \text{0.07 x} \\ V_{\text{DDP}} \end{array}$ | _ | _ | V | $R_{\rm S} = 0 \ \Omega$ | | Absolute input leakage current on pins of analog ports <sup>3)</sup> | $ I_{\rm OZ1} $ CC | _ | 10 | 200 | nA | $\begin{aligned} V_{\rm IN} &> V_{\rm SS}; \\ V_{\rm IN} &< V_{\rm DDP} \end{aligned}$ | | Absolute input leakage current for all other pins. To be doubled for double | I <sub>OZZ</sub> <br>CC | _ | 0.2 | 2.5 | μА | $T_{\rm J} \le$ 110 °C;<br>$V_{\rm IN} < V_{\rm DDP};$<br>$V_{\rm IN} > V_{\rm SS}$ | | bond pins. <sup>3)1)4)</sup> | | _ | 0.2 | 8 | μА | $\begin{split} T_{\rm J} &\leq 150~^{\circ}{\rm C}; \\ V_{\rm IN} &< V_{\rm DDP}; \\ V_{\rm IN} &> V_{\rm SS} \end{split}$ | | Pull Level Force Current <sup>5)</sup> | $ I_{\rm PLF} $ SR | 150 | _ | _ | | 6) | | Pull Level Keep Current <sup>7)</sup> | $ I_{\rm PLK} $ SR | - | _ | 10 | μА | 6) | | Input high voltage (all except XTAL1) | $V_{IH}SR$ | $0.7 \text{ x}$ $V_{\text{DDP}}$ | _ | V <sub>DDP</sub> + 0.3 | V | | | Input low voltage (all except XTAL1) | $V_{\rm IL}$ SR | -0.3 | _ | $0.3 \text{ x}$ $V_{\text{DDP}}$ | V | | | Output High voltage <sup>8)</sup> | $V_{OH}CC$ | V <sub>DDP</sub> - 1.0 | _ | _ | V | $I_{OH} \geq I_{OHmax}$ | | | | V <sub>DDP</sub> - 0.4 | _ | _ | V | $I_{\text{OH}} \ge I_{\text{OHnom}}^{9)}$ | #### **Electrical Parameters** ### Table 17 DC Characteristics for Lower Voltage Range (cont'd) | Parameter | Symbol | Values | | Unit | Note / | | |----------------------------------|------------|--------|------|------|--------|---------------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Output Low Voltage <sup>8)</sup> | $V_{OL}CC$ | - | _ | 1.0 | V | $I_{OL} \leq I_{OLmax}$ | | | | _ | _ | 0.4 | ٧ | $I_{\rm OL} \leq I_{\rm OLnom}^{10)}$ | - 1) Because each double bond pin is connected to two pads (standard pad and high-speed pad), it has twice the normal value. For a list of affected pins refer to the pin definitions table in chapter 2. - 2) Not subject to production test verified by design/characterization. Hysteresis is implemented to avoid metastable states and switching due to internal ground bounce. It cannot suppress switching due to external system noise under all conditions. - 3) If the input voltage exceeds the respective supply voltage due to ground bouncing ( $V_{\rm IN} < V_{\rm SS}$ ) or supply ripple ( $V_{\rm IN} > V_{\rm DDP}$ ), a certain amount of current may flow through the protection diodes. This current adds to the leakage current. An additional error current ( $I_{\rm INJ}$ ) will flow if an overload current flows through an adjacent pin. Please refer to the definition of the overload coupling factor $K_{\rm CIV}$ . - 4) The given values are worst-case values. In production test, this leakage current is only tested at 125 °C; other values are ensured by correlation. For derating, please refer to the following descriptions: Leakage derating depending on temperature (T<sub>J</sub> = junction temperature [°C]): I<sub>OZ</sub> = 0.05 x e<sup>(1.5 + 0.028 x TJ→)</sup> [μA]. For example, at a temperature of 95 °C the resulting leakage current is 3.2 μA. Leakage derating depending on voltage level (DV = V<sub>DDP</sub> V<sub>PIN</sub> [V]): I<sub>OZ</sub> = I<sub>OZtempmax</sub> (1.6 x DV) (μA]. This voltage derating formula is an approximation which applies for maximum temperature. - 5) Drive the indicated minimum current through this pin to change the default pin level driven by the enabled pull device: V<sub>PIN</sub> <= V<sub>II</sub> for a pullup; V<sub>PIN</sub> >= V<sub>IH</sub> for a pulldown. - 6) These values apply to the fixed pull-devices in dedicated pins and to the user-selectable pull-devices in general purpose IO pins. - 7) Limit the current through this pin to the indicated value so that the enabled pull device can keep the default pin level: V<sub>PIN</sub> >= V<sub>IH</sub> for a pullup; V<sub>PIN</sub> <= V<sub>IL</sub> for a pulldown. - 8) The maximum deliverable output current of a port driver depends on the selected output driver mode. This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage is determined by the external circuit. - As a rule, with decreasing output current the output levels approach the respective supply level (VOL->VSS, VOH->VDDP). However, only the levels for nominal output currents are verified. - 10) As a rule, with decreasing output current the output levels approach the respective supply level ( $V_{\rm OL}$ -> $V_{\rm SS}$ , $V_{\rm OH}$ -> $V_{\rm DDP}$ ). However, only the levels for nominal output currents are verified. #### **Electrical Parameters** - 2) This parameter includes the sample time (also the additional sample time specified by STC), the time to determine the digital result and the time to load the result register with the conversion result. Values for the basic clock t<sub>ADCI</sub> depend on programming. - The broken wire detection delay against V<sub>AGND</sub> is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 500 μs. Result below 10% (66<sub>H</sub>). - 4) The broken wire detection delay against V<sub>AREF</sub> is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 10 μs. This function is influenced by leakage current, in particular at high temperature. Result above 80% (332μ). - V<sub>AIN</sub> may exceed V<sub>AGND</sub> or V<sub>AREF</sub> up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively. Table 21 ADC Parameters for Upper Voltage Range | Parameter | Symbol | | Values | ; | Unit | Note / | | |---------------------------------------------------------|--------------------------|------|--------|------|------|-------------------------------------|--| | | | Min. | Тур. | Max. | | Test Condition | | | Input resistance of the selected analog channel | R <sub>AIN</sub> CC | _ | 0.9 | 1.5 | kΩ | not subject to production test | | | Input resistance of the reference input | R <sub>AREF</sub><br>CC | _ | 0.5 | 1 | kΩ | not subject to production test | | | Differential Non-Linearity<br>Error <sup>2)3)4)5)</sup> | $ EA_{DNL} $ | _ | 1.5 | 3.0 | LSB | not subject to production test | | | Gain Error <sup>2)3)4)5)</sup> | $\frac{ EA_{GAIN} }{CC}$ | _ | 0.5 | 3.5 | LSB | not subject to production test | | | Integral Non-Linearity 2)3)4)5) | $ EA_{INL} $ | _ | 1.5 | 3.0 | LSB | not subject to production test | | | Offset Error <sup>2)3)4)5)</sup> | $ EA_{OFF} $ | _ | 1.0 | 4.0 | LSB | not subject to production test | | | Total Unadjusted Error 3)4) | TUE <br>CC | _ | 2.5 | 4 | LSB | 6) | | | Analog clock frequency | $f_{ADCI}SR$ | 2 | _ | 20 | MHz | Std. reference input ( $V_{AREF}$ ) | | | | | 2 | _ | 17.5 | MHz | Alt. reference input (CH0) | | | Wakeup time from analog powerdown, fast mode | t <sub>WAF</sub> CC | _ | _ | 7 | μS | | | | Wakeup time from analog powerdown, slow mode | t <sub>WAS</sub> CC | _ | - | 11.5 | μS | | | #### **Electrical Parameters** - The short-term frequency deviation refers to a timeframe of a few hours and is measured relative to the current frequency at the beginning of the respective timeframe. This parameter is useful to determine a time span for re-triggering a LIN synchronization. - 2) This parameter is tested for the fastest and the slowest selection. The medium selections are not subject to production test - verified by design/characterization - 3) $f_{\text{MII}}$ in MHz - 4) This value includes a hysteresis of approximately 50 mV for rising voltage. - 5) $V_{IV}$ = selected PVC/SWD voltage level - 6) The limit $V_{\rm LV}$ 0.10 V is valid for the OK1 level. The limit for the OK2 level is $V_{\rm LV}$ 0.15 V. ### Conditions for $t_{SPO}$ Timing Measurement The time required for the transition from **Power-On** to **Base** mode is called $t_{SPO}$ . It is measured under the following conditions: Precondition: The pad supply is valid, i.e. $V_{\rm DDPB}$ is above 3.0 V and remains above 3.0 V even though the XC2788X is starting up. See also $V_{\rm DDPB}$ requirements in **Table 13**. Start condition: Power-on reset is removed ( $\overline{PORST} = 1$ ). End condition: External pin toggle caused by first user instruction executed from FLASH after startup. ## Conditions for $t_{\rm SSB}$ Timing Measurement The time required for the transition from **Standby** to **Base** mode is called $t_{SSB}$ . It is measured under the following conditions: Precondition: The **Standby** mode has been entered using the procedure defined in the Programmer's Guide. Start condition: Pin toggle on ESR pin triggering the startup sequence. End condition: External pin toggle caused by first user instruction executed from FLASH after startup. ## Conditions for $t_{\rm SSO}$ Timing Measurement The time required for the transition from **Stopover** to **Stopover Waked-Up** mode is called $t_{SSO}$ . It is measured under the following conditions: Precondition: The **Stopover** mode has been entered using the procedure defined in the Programmer's Guide. Start condition: Pin toggle on ESR pin triggering the startup sequence. End condition: External pin toggle caused by first user instruction executed from PSRAM after startup. #### **Electrical Parameters** Figure 17 Approximated Accumulated PLL Jitter Note: The specified PLL jitter values are valid if the capacitive load per pin does not exceed $C_{\rm I}$ = 20 pF. The maximum peak-to-peak noise on the pad supply voltage (measured between $V_{\rm DDPB}$ pin 144 and $V_{\rm SS}$ pin 1) is limited to a peak-to-peak voltage of $V_{\rm PP}$ = 50 mV. This can be achieved by appropriate blocking of the supply voltage as close as possible to the supply pins and using PCB supply and ground planes. #### **Electrical Parameters** ### 4.6.2.2 Wakeup Clock When wakeup operation is selected (SYSCON0.CLKSEL = 00<sub>B</sub>), the system clock is derived from the low-frequency wakeup clock source: $$f_{SYS} = f_{WU}$$ . In this mode, a basic functionality can be maintained without requiring an external clock source and while minimizing the power consumption. ### 4.6.2.3 Selecting and Changing the Operating Frequency When selecting a clock source and the clock generation method, the required parameters must be carefully written to the respective bitfields, to avoid unintended intermediate states. Many applications change the frequency of the system clock $(f_{SYS})$ during operation in order to optimize system performance and power consumption. Changing the operating frequency also changes the switching currents, which influences the power supply. To ensure proper operation of the on-chip EVRs while they generate the core voltage, the operating frequency shall only be changed in certain steps. This prevents overshoots and undershoots of the supply voltage. To avoid the indicated problems, recommended sequences are provided which ensure the intended operation of the clock system interacting with the power system. Please refer to the Programmer's Guide. #### **Electrical Parameters** ### 4.6.5.1 Bus Cycle Control with the READY Input The duration of an external bus cycle can be controlled by the external circuit using the READY input signal. The polarity of this input signal can be selected. Synchronous READY permits the shortest possible bus cycle but requires the input signal to be synchronous to the reference signal CLKOUT. An asynchronous READY signal puts no timing constraints on the input signal but incurs a minimum of one waitstate due to the additional synchronization stage. The minimum duration of an asynchronous READY signal for safe synchronization is one CLKOUT period plus the input setup time. An active READY signal can be deactivated in response to the trailing (rising) edge of the corresponding command ( $\overline{RD}$ or $\overline{WR}$ ). If the next bus cycle is controlled by READY, an active READY signal must be disabled before the first valid sample point in the next bus cycle. This sample point depends on the programmed phases of the next cycle. #### **Electrical Parameters** Figure 22 READY Timing Note: If the READY input is sampled inactive at the indicated sampling point ("Not Rdy") a READY-controlled waitstate is inserted (tpRDY), sampling the READY input active at the indicated sampling point ("Ready") terminates the currently running bus cycle. Note the different sampling points for synchronous and asynchronous READY. This example uses one mandatory waitstate (see tpE) before the READY input value is used. #### **Electrical Parameters** ## 4.6.6 Synchronous Serial Interface Timing The following parameters are applicable for a USIC channel operated in SSC mode. Note: These parameters are not subject to production test but verified by design and/or characterization. Note: Operating Conditions apply; $C_1 = 20 \text{ pF}$ . Table 36 USIC SSC Master Mode Timing for Upper Voltage Range | Parameter | Symbol | | Values | | Unit | Note / | |-------------------------------------------------------------------|-------------------|-------------------------------------------|--------|------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Slave select output SELO active to first SCLKOUT transmit edge | t <sub>1</sub> CC | <i>t</i> <sub>SYS</sub> - 8 <sup>1)</sup> | - | - | ns | | | Slave select output SELO inactive after last SCLKOUT receive edge | t <sub>2</sub> CC | <i>t</i> <sub>SYS</sub> - 6 <sup>1)</sup> | - | - | ns | | | Data output DOUT valid time | t <sub>3</sub> CC | -6 | _ | 9 | ns | | | Receive data input setup time to SCLKOUT receive edge | t <sub>4</sub> SR | 31 | - | - | ns | | | Data input DX0 hold time from SCLKOUT receive edge | t <sub>5</sub> SR | -4 | - | - | ns | | <sup>1)</sup> $t_{SYS} = 1 / f_{SYS}$ Table 37 USIC SSC Master Mode Timing for Lower Voltage Range | Parameter | Symbol | Values | | | Unit | Note / | |-------------------------------------------------------------------|-------------------|--------------------------------------------|------|------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Slave select output SELO active to first SCLKOUT transmit edge | t <sub>1</sub> CC | <i>t</i> <sub>SYS</sub> - 10 <sup>1)</sup> | - | - | ns | | | Slave select output SELO inactive after last SCLKOUT receive edge | t <sub>2</sub> CC | <i>t</i> <sub>SYS</sub> - 9 <sup>1)</sup> | _ | _ | ns | | | Data output DOUT valid time | t <sub>3</sub> CC | -7 | _ | 11 | ns | |