Welcome to **E-XFL.COM** ### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 100MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 36 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V | | Data Converters | A/D 10x12b; D/A 1x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f410cbt3 | | | | 3.20.4 | Low-power timer (LPTIM1) | 27 | |---|-------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------| | | | 3.20.5 | Independent watchdog | 27 | | | | 3.20.6 | Window watchdog | 27 | | | | 3.20.7 | SysTick timer | 27 | | | 3.21 | Inter-in | tegrated circuit interface (I2C) | . 28 | | | 3.22 | Univers | sal synchronous/asynchronous receiver transmitters (USART) . | . 28 | | | 3.23 | Serial p | peripheral interface (SPI) | . 29 | | | 3.24 | Inter-in | itegrated sound (I <sup>2</sup> S) | . 29 | | | 3.25 | Rando | m number generator (RNG) | . 29 | | | 3.26 | Genera | al-purpose input/outputs (GPIOs) | . 30 | | | 3.27 | Analog | -to-digital converter (ADC) | . 30 | | | 3.28 | Tempe | rature sensor | . 30 | | | 3.29 | Digital- | to-analog converter (DAC) | . 30 | | | 3.30 | Serial v | wire JTAG debug port (SWJ-DP) | . 31 | | | 3.31 | Embed | lded Trace Macrocell™ | . 31 | | 4 | Pino | uts and | pin description | . 32 | | | | | | | | = | Mam | on, mai | nnina | 11 | | 5 | Mem | ory ma <sub>l</sub> | pping | . 44 | | 5 | | | pping | | | | | trical ch | | . 48 | | | Elect | trical ch | naracteristics | . <b>48</b> | | | Elect | <b>trical ch</b><br>Param | naracteristics eter conditions | . <b>48</b><br>. 48 | | | Elect | trical ch<br>Parame<br>6.1.1 | eter conditions Minimum and maximum values Typical values Typical curves | . 48<br>. 48<br>48<br>48 | | | Elect | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor | . 48<br>. 48<br>. 48<br>. 48<br>48 | | | Elect | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage | . 48<br>. 48<br>. 48<br>. 48<br>. 48<br>49 | | | Elect | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme | . 48<br>. 48<br>. 48<br>. 48<br>. 48<br>49 | | | <b>Elec</b> 1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement | . 48<br>. 48<br>. 48<br>. 48<br>. 48<br>48<br>50 | | | <b>Elec</b> : 6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolu | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings | . 48<br>. 48<br>. 48<br>. 48<br>. 48<br>49<br>50<br>51 | | | <b>Elec</b> 1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolu<br>Operat | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ting conditions | . 48<br>. 48<br>. 48<br>. 48<br>. 48<br>49<br>50<br>51<br>51 | | | <b>Elec</b> : 6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolu<br>Operat<br>6.3.1 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ting conditions General operating conditions | . 48<br>. 48<br>. 48<br>. 48<br>. 49<br>. 50<br>. 51<br>. 53 | | | <b>Elec</b> : 6.1 | Farame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolu Operat 6.3.1 6.3.2 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement ite maximum ratings cing conditions General operating conditions VCAP_1 external capacitor | . 48<br>. 48<br>. 48<br>. 48<br>. 49<br>. 50<br>. 51<br>. 53<br>. 53 | | | <b>Elec</b> : 6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolu<br>Operat<br>6.3.1<br>6.3.2<br>6.3.3 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ting conditions General operating conditions VCAP_1 external capacitor Operating conditions at power-up/power-down (regulator ON) | . 48<br>. 48<br>. 48<br>. 48<br>. 49<br>. 50<br>. 51<br>. 53<br>. 53<br>. 56 | | | <b>Elec</b> : 6.1 | Farame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolu Operat 6.3.1 6.3.2 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement ite maximum ratings cing conditions General operating conditions VCAP_1 external capacitor | . 48<br>. 48<br>. 48<br>. 48<br>. 49<br>. 50<br>. 51<br>. 53<br>. 53<br>. 56<br>. 56 | | | | 6.3.6 | Supply current characteristics | 58 | |---------|------------------------|----------|-------------------------------------------------------------|-----| | | | 6.3.7 | Wakeup time from low-power modes | 77 | | | | 6.3.8 | External clock source characteristics | 78 | | | | 6.3.9 | Internal clock source characteristics | 83 | | | | 6.3.10 | PLL characteristics | 84 | | | | 6.3.11 | PLL spread spectrum clock generation (SSCG) characteristics | 86 | | | | 6.3.12 | Memory characteristics | 87 | | | | 6.3.13 | EMC characteristics | 89 | | | | 6.3.14 | Absolute maximum ratings (electrical sensitivity) | 91 | | | | 6.3.15 | I/O current injection characteristics | 91 | | | | 6.3.16 | I/O port characteristics | 92 | | | | 6.3.17 | NRST pin characteristics | 97 | | | | 6.3.18 | TIM timer characteristics | 98 | | | | 6.3.19 | Communications interfaces | 99 | | | | 6.3.20 | 12-bit ADC characteristics | 109 | | | | 6.3.21 | Temperature sensor characteristics | 114 | | | | 6.3.22 | V <sub>BAT</sub> monitoring characteristics | 115 | | | | 6.3.23 | Embedded reference voltage | 115 | | | | 6.3.24 | DAC electrical characteristics | 116 | | | | 6.3.25 | RTC characteristics | 118 | | 7 | Pack | age info | ormation | 119 | | | 7.1 | WLCSI | ⊇36 package information | 119 | | | 7.2 | | PN48 package information | | | | 7.3 | | 8 package information | | | | 7.4 | | 4 package information | | | | 7. <del>-</del><br>7.5 | | A64 package information | | | | | | | | | | 7.6 | | al characteristics | | | | | 7.6.1 | Reference document | 135 | | 8 | Part | number | ing | 136 | | Appe | ndix A F | Recomm | nendations when using the internal reset OFF | 137 | | | A.1 | Operat | ing conditions | 137 | | Apne | ndix B | Applicat | ion block diagrams | 138 | | -1-10-0 | B.1 | | Hub application example | | | | | | | (=- | | 4/142 | | | DocID028094 Rev 5 | | List of tables STM32F410x8/B # List of tables | Table 1. | Device summary | . 1 | |-----------|-----------------------------------------------------------------------------------------------|-----| | Table 2. | STM32F410x8/B features and peripheral counts | | | Table 3. | Embedded bootloader interfaces | | | Table 4. | Regulator ON/OFF and internal power supply supervisor availability | | | Table 5. | Timer feature comparison | | | Table 6. | Comparison of I2C analog and digital filters | | | Table 7. | USART feature comparison | | | Table 8. | Legend/abbreviations used in the pinout table | | | Table 9. | STM32F410x8/B pin definitions | | | Table 10. | Alternate function mapping | | | Table 11. | STM32F410x8/B register boundary addresses | | | Table 12. | Voltage characteristics | | | Table 13. | Current characteristics | | | Table 14. | Thermal characteristics | | | Table 15. | General operating conditions | | | Table 16. | Features depending on the operating power supply range | | | Table 17. | VCAP_1 operating conditions | | | Table 18. | Operating conditions at power-up / power-down (regulator ON) | | | Table 19. | Operating conditions at power-up / power-down (regulator OFF) | | | Table 20. | Embedded reset and power control block characteristics | | | Table 21. | Typical and maximum current consumption, code with data processing (ART | | | | accelerator disabled) running from SRAM - V <sub>DD</sub> = 1.7 V | 59 | | Table 22. | Typical and maximum current consumption, code with data processing (ART | | | | accelerator disabled) running from SRAM - V <sub>DD</sub> = 3.6 V | 60 | | Table 23. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator enabled except prefetch) running from Flash memory- V <sub>DD</sub> = 1.7 V | 61 | | Table 24. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator enabled except prefetch) running from Flash memory - V <sub>DD</sub> = 3.6 V | 62 | | Table 25. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator disabled) running from Flash memory - V <sub>DD</sub> = 3.6 V | 63 | | Table 26. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator disabled) running from Flash memory - V <sub>DD</sub> = 1.7 V | 64 | | Table 27. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator enabled with prefetch) running from Flash memory - V <sub>DD</sub> = 3.6 V | 65 | | Table 28. | Typical and maximum current consumption in Sleep mode - V <sub>DD</sub> = 3.6 V | | | Table 29. | Typical and maximum current consumption in Sleep mode - $V_{DD}$ = 1.7 V | | | Table 30. | Typical and maximum current consumptions in Stop mode - $V_{DD}$ = 1.7 V | 70 | | Table 31. | Typical and maximum current consumption in Stop mode - V <sub>DD</sub> =3.6 V | 70 | | Table 32. | Typical and maximum current consumption in Standby mode - V <sub>DD</sub> = 1.7 V | | | Table 33. | Typical and maximum current consumption in Standby mode - V <sub>DD</sub> = 3.6 V | | | Table 34. | Typical and maximum current consumptions in V <sub>BAT</sub> mode | | | | (LSE and RTC ON, LSE low- drive mode) | 71 | | Table 35. | Switching output I/O current consumption | 74 | | Table 36. | Peripheral current consumption | | | Table 37. | Low-power mode wakeup timings | | | Table 38. | High-speed external user clock characteristics | | | Table 39. | Low-speed external user clock characteristics | 79 | | Table 40. | HSE 4-26 MHz oscillator characteristics | 81 | STM32F410x8/B Functional overview ## 3.4 Memory protection unit The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. ## 3.5 Embedded Flash memory The devices embed up to 128 Kbytes of Flash memory available for storing programs and data, plus 512 bytes of OTP memory organized in 16 blocks which can be independently locked. To optimize the power consumption the Flash memory can also be switched off in Run or in Sleep mode (see Section 3.18: Low-power modes). Two modes are available: Flash in Stop mode or in DeepSleep mode (trade off between power saving and startup time. Before disabling the Flash, the code must be executed from the internal RAM. ## 3.6 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a software signature during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. ### 3.7 Embedded SRAM All devices embed 32 Kbytes of system SRAM which can be accessed (read/write) at CPU clock speed with 0 wait states Functional overview STM32F410x8/B ### 3.8 Multi-AHB bus matrix The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs) and the slaves (Flash memory, RAM, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously. Figure 3. Multi-AHB matrix ## 3.9 DMA controller (DMA) The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They feature dedicated FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB). The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code. Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: - SPI and I<sup>2</sup>S - I<sup>2</sup>C - USART - General-purpose, basic and advanced-control timers TIMx - ADC - DAC. 18/142 DocID028094 Rev 5 STM32F410x8/B Functional overview ## 3.17 Real-time clock (RTC) and backup registers The backup domain includes: - The real-time clock (RTC) - 20 backup registers The real-time clock (RTC) is an independent BCD timer/counter. Dedicated registers contain the second, minute, hour (in 12/24 hour), week day, date, month, year, in BCD (binary-coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day of the month are performed automatically. The RTC features a reference clock detection, a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC provides a programmable alarm and programmable periodic interrupts with wakeup from Stop and Standby modes. The sub-seconds value is also available in binary format. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 32 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation. Two alarm registers are used to generate an alarm at a specific time and calendar fields can be independently masked for alarm comparison. To generate a periodic interrupt, a 16-bit programmable binary auto-reload downcounter with programmable resolution is available and allows automatic wakeup and periodic alarms from every 120 µs to every 36 hours. A 20-bit prescaler is used for the time base clock. It is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. The backup registers are 32-bit registers used to store 80 bytes of user application data when $V_{DD}$ power is not present. Backup registers are not reset by a system, a power reset, or when the device wakes up from the Standby mode (see Section 3.18: Low-power modes). Additional 32-bit registers contain the programmable alarm subseconds, seconds, minutes, hours, day, and date. The RTC and backup registers are supplied through a switch that is powered either from the $V_{DD}$ supply when present or from the $V_{BAT}$ pin. ## 3.18 Low-power modes The devices support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. To further reduce the power consumption, the Flash memory can be switched off before entering in Sleep mode. Note that this requires a code execution from the RAM. #### Stop mode The Stop mode achieves the lowest power consumption while retaining the contents of SRAM and registers. All clocks in the 1.2 V domain are stopped, the PLL, the HSI RC Pinouts and pin description | Table 10. | Alternate | function | mapping | (continued) | |-----------|-----------|----------|---------|-------------| | | | | | | | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|--------------|-------------|--------------|----------------|--------------------|-------------------------|---------------------------------------|-------------------|--------|---------------|------|------|------|------|------|----------| | Po | ort | SYS_AF | TIM1/LPTIM1 | TIM5 | TIM9/<br>TIM11 | I2C1/I2C2<br>/I2C4 | SPI1/I2S1/S<br>PI2/I2S2 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI5/I2S5 | USART1/<br>USART2 | USART6 | 12C2/<br>12C4 | - | - | - | | 1 | SYS_AF | | | PB0 | - | TIM1_CH2N | - | - | - | - | SPI5_SCK/<br>I2S5_CK | - | - | - | - | - | - | - | - | EVENTOUT | | | PB1 | - | TIM1_CH3N | - | - | - | - | SPI5_NSS/<br>I2S5_WS | - | - | - | - | - | - | - | - | EVENTOUT | | | PB2 | - | LPTIM1_OUT | - | - | = | - | - | - | - | - | - | - | - | - | - | EVENTOUT | | | PB3 | JTDO-<br>SWO | - | - | - | I2C4_<br>SDA | SPI1_SCK/I<br>2S1_CK | - | USART1_<br>RX | - | I2C2_<br>SDA | - | - | - | - | - | EVENTOUT | | | PB4 | JTRST | - | - | ı | - | SPI1_MISO | - | 1 | - | 1 | - | - | - | - | 1 | EVENTOUT | | | PB5 | - | LPTIM1_IN1 | - | - | I2C1_<br>SMBA | SPI1_MOSI<br>/I2S1_SD | - | - | - | - | - | - | - | - | - | EVENTOUT | | | PB6 | - | LPTIM1_ETR | - | - | I2C1_<br>SCL | - | - | USART1_<br>TX | - | - | - | - | - | - | - | EVENTOUT | | | PB7 | - | LPTIM1_IN2 | - | - | I2C1_<br>SDA | - | - | USART1_<br>RX | - | - | - | - | - | - | - | EVENTOUT | | Port B | PB8 | - | LPTIM1_OUT | - | - | I2C1_<br>SCL | - | SPI5_MOSI<br>/I2S5_SD | - | - | - | - | - | - | - | - | EVENTOUT | | | PB9 | - | - | - | TIM11_<br>CH1 | I2C1_<br>SDA | SPI2_NSS/<br>I2S2_WS | - | - | - | I2C2_<br>SDA | - | - | - | - | - | EVENTOUT | | | PB10 | - | - | - | - | I2C2_<br>SCL | SPI2_SCK/<br>I2S2_CK | I2S1_MCK | - | - | I2C4_<br>SCL | - | - | - | - | - | EVENTOUT | | | PB11 | TRACED3 | 1 | TIM5_<br>CH4 | ı | I2C2_<br>SDA | I2S2_CKIN | ı | ı | - | ı | - | - | - | ı | i | EVENTOUT | | | PB12 | - | TIM1_BKIN | TIM5_<br>CH1 | - | I2C2_<br>SMBA | SPI2_NSS/<br>I2S2_WS | - | - | - | - | - | - | - | - | - | EVENTOUT | | | PB13 | - | TIM1_CH1N | - | ı | I2C4_<br>SMBA | SPI2_SCK<br>/I2S2_CK | - | - | - | ı | - | - | - | ı | ı | EVENTOUT | | | PB14 | - | TIM1_CH2N | - | - | I2C4_<br>SDA | SPI2_MISO | - | - | - | ı | - | - | - | - | - | EVENTOUT | | | PB15 | RTC_<br>50Hz | TIM1_CH3N | - | - | I2C4_<br>SCL | SPI2_MOSI<br>/I2S2_SD | - | - | - | - | - | - | - | - | - | EVENTOUT | ## 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 12*. Figure 12. Input voltage measurement | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------| | I <sub>RUSH</sub> <sup>(2)</sup> | In-Rush current on<br>voltage regulator power-<br>on (POR or wakeup from<br>Standby) | - | - | 160 | 200 | mA | | E <sub>RUSH</sub> <sup>(2)</sup> | In-Rush energy on<br>voltage regulator power-<br>on (POR or wakeup from<br>Standby) | V <sub>DD</sub> = 1.7 V, T <sub>A</sub> = 125 °C,<br>I <sub>RUSH</sub> = 171 mA for 31 μs | - | - | 5.4 | μC | Table 20. Embedded reset and power control block characteristics (continued) - The product behavior is guaranteed by design down to the minimum V<sub>POR/PDR</sub> value. - 2. Guaranteed by design. - 3. The reset timing is measured from the power-on (POR reset or wakeup from $V_{BAT}$ ) to the instant when first instruction is fetched by the user application code. ### 6.3.6 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 14: Current consumption measurement scheme*. All the run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. ### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at VDD or VSS (no load). - All peripherals are disabled except if it is explicitly mentioned. - The Flash memory access time is adjusted to both f<sub>HCLK</sub> frequency and VDD ranges (refer to *Table 16: Features depending on the operating power supply range*). - The voltage scaling is adjusted to f<sub>HCLK</sub> frequency as follows: - Scale 3 for f<sub>HCLK</sub> ≤ 64 MHz - Scale 2 for 64 MHz < f<sub>HCLK</sub> ≤ 84 MHz - Scale 1 for 84 MHz < f<sub>HCLK</sub> ≤ 100 MHz - The system clock is HCLK, f<sub>PCLK1</sub> = f<sub>HCLK</sub>/2, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>. - External clock is 4 MHz and PLL is ON except if it is explicitly mentioned. - The maximum values are obtained for V<sub>DD</sub> = 3.6 V and a maximum ambient temperature (T<sub>A</sub>), and the typical values for T<sub>A</sub>= 25 °C and V<sub>DD</sub> = 3.3 V unless otherwise specified. 58/142 DocID028094 Rev 5 Table 25. Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from Flash memory - $V_{DD}$ = 3.6 V | | | | | Voltage | PLL<br>VCO | Тур | | Ma | x <sup>(2)</sup> | | | |-----------------|-------------------|---------------------------------------------------------------|----------------------------|------------------|--------------|---------------------------|---------------------------|---------------------------|----------------------------|----------------------------|-------------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | (MHz)<br>(1) | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | <b>Unit</b> | | | | | 100 | S1 | 200 | 24.7 | 26.3 | 26.5 | 27.0 | 28.0 | | | | | | 84 | S2 | 168 | 21.6 | 23.0 | 23.2 | 23.7 | 24.7 | | | | | External clock, all peripherals | 64 | S3 | 128 | 15.9 | 17.0 | 17.1 | 17.6 | 18.6 | | | | | enabled <sup>(3)(4)</sup> | 50 | S3 | 100 | 13.1 | 14.2 | 14.3 | 14.7 | 15.7 | | | | | | 25 | S3 | 100 | 7.5 | 8.2 | 8.3 | 8.7 | 9.7 | | | | Supply current in | | 20 | S3 | 160 | 6.5 | 7.1 | 7.2 | 7.5 | 8.5 | | | | | HSI, PLL OFF,<br>all peripherals<br>enabled <sup>(3)(4)</sup> | 16 | S3 | off | 4.7 | 5.3 | 5.5 | 5.9 | 6.9 | | | I <sub>DD</sub> | | | 1 | S3 | off | 0.8 | 1.2 | 1.6 | 1.9 | 2.9 | mΔ | | טטי | Run mode | | 100 | S1 | 200 | 19.1 | 20.5 | 20.7 | 21.3 | 22.3 | 1117 ( | | | | | 84 | S2 | 168 | 17.1 | 18.3 | 18.6 | 19.1 | 20.1 | | | | | External clock, all peripherals | 64 | S3 | 128 | 12.8 | 13.8 | 14.0 | 14.5 | 15.5 | | | | | disabled <sup>(3)</sup> | 50 | S3 | 100 | 10.7 | 11.7 | 11.8 | 12.2 | 13.2 | | | | | | 25 | S3 | 100 | 6.3 | 7.0 | 7.1 | 7.4 | 8.3 | | | | | | 20 | S3 | 160 | 5.4 | 6.0 | 6.2 | 6.5 | 7.4 | | | | | HSI, PLL OFF, | 16 | S3 | off | 4.0 | 4.5 | 5.0 | 5.1 | 6.0 | | | | | all peripherals disabled <sup>(3)</sup> | 1 | S3 | off | 0.8 | 1.1 | 1.5 | 1.8 | 2.7 | | <sup>1.</sup> Refer to Table 44 and RM0401 for the possible PLL VCO setting <sup>2.</sup> Guaranteed by characterization, unless otherwise specified. <sup>3.</sup> When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. <sup>4.</sup> Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register) Table 26. Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from Flash memory - $V_{DD}$ = 1.7 V | | | | £ | Voltago | PLL<br>VCO | Тур | | Ma | ax <sup>(2)</sup> | | | |-----------------|-------------------|---------------------------------------------------------------|----------------------------|------------------|--------------|---------------------------|------------------------|---------------------------|----------------------------|----------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | (MHz)<br>(1) | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | Unit | | | | | 100 | S1 | 200 | 24.2 | 26.2 | 25.7 | 26.5 | 27.6 | | | | | | 84 | S2 | 168 | 20.0 | 21.8 | 21.4 | 22.1 | 23.1 | | | | | External clock, all peripherals | 64 | S3 | 128 | 15.8 | 17.2 | 17.0 | 17.7 | 18.7 | | | | | enabled <sup>(3)(4)</sup> | 50 | S3 | 100 | 13.3 | 16.5 | 14.4 | 15.0 | 16.0 | | | | | | 25 | S3 | 100 | 7.5 | 9.5 | 8.3 | 8.8 | 9.8 | | | | Supply current in | | 20 | S3 | 160 | 6.7 | 8.2 | 7.3 | 7.7 | 8.6 | | | | | HSI, PLL OFF,<br>all peripherals<br>enabled <sup>(3)(4)</sup> | 16 | S3 | off | 5.1 | 6.4 | 5.7 | 6.2 | 7.1 | | | | | | 1 | S3 | off | 0.8 | 1.0 | 1.3 | 1.7 | 2.6 | mA | | I <sub>DD</sub> | Run mode | | 100 | S1 | 200 | 18.6 | 23.0 | 23.4 | 23.9 | 24.9 | IIIA | | | | | 84 | S2 | 168 | 15.5 | 19.3 | 19.9 | 20.4 | 21.4 | | | | | External clock, all peripherals | 64 | S3 | 128 | 12.7 | 16.1 | 16.7 | 17.0 | 18.0 | | | | | disabled <sup>(3)</sup> | 50 | S3 | 100 | 10.9 | 13.9 | 14.3 | 14.7 | 15.7 | | | | | | 25 | S3 | 100 | 6.3 | 8.1 | 8.4 | 8.7 | 9.7 | | | | | | 20 | S3 | 160 | 5.6 | 7.2 | 7.3 | 7.6 | 8.4 | | | | | HSI, PLL OFF, | 16 | S3 | off | 4.3 | 5.5 | 5.8 | 6.2 | 7.1 | | | | | all peripherals disabled <sup>(3)</sup> | 1 | S3 | off | 0.8 | 1.0 | 1.3 | 1.6 | 2.5 | | <sup>1.</sup> Refer to Table 44 and RM0401 for the possible PLL VCO setting <sup>2.</sup> Guaranteed by characterization, unless otherwise specified. <sup>3.</sup> When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. <sup>4.</sup> Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register) ### On-chip peripheral current consumption The MCU is placed under the following conditions: - At startup, all I/O pins are in analog input configuration. - All peripherals are disabled unless otherwise mentioned. - The ART accelerator is ON. - Voltage Scale 2 mode selected, internal digital voltage V12 = 1.26 V. - HCLK is the system clock at 100 MHz. f<sub>PCLK1</sub> = f<sub>HCLK</sub>/2, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>. The given value is calculated by measuring the difference of current consumption - with all peripherals clocked off - with only one peripheral clocked on - Ambient operating temperature is 25 °C and V<sub>DD</sub>=3.3 V. Table 36. Peripheral current consumption | Perip | pheral | Voltage<br>scale1 | Voltage<br>scale2 | Voltage<br>scale3 | Unit | |-----------------|---------------------|-------------------|-------------------|-------------------|--------| | | GPIOA | 1.68 | 1.62 | 1.42 | | | | GPIOB | 1.67 | 1.60 | 1.41 | | | | GPIOC | 1.63 | 1.56 | 1.39 | | | | GPIOH | 0.61 | 0.61 | 0.52 | | | AHB1 | CRC | 0.31 | 0.32 | 0.25 | μΑ/MHz | | (up to 100 MHz) | DMA1 <sup>(1)</sup> | 1.67N +<br>3.12 | 1.60N +<br>2.96 | 1.43N +<br>2.64 | - | | | DMA2 <sup>(1)</sup> | 1.59N +<br>2.83 | 1.52N +<br>2.65 | 1.36N +<br>2.41 | | | | RNG | 0.90 | 0.88 | 0.75 | | | | APB1 to AHB | 0,78 | 0,74 | 0,63 | | | | TIM5 | 13,38 | 12,76 | 11,41 | | | | TIM6 | 2,14 | 1,98 | 1,75 | | | | LPTIM | 8,22 | 7,88 | 7,06 | | | | WWDG | 0,64 | 0,64 | 0,56 | | | APB1 | SPI2/I2S2 | 2,42 | 2,33 | 2,06 | | | (up to 50 MHz) | USART2 | 3,38 | 3,29 | 2,91 | μΑ/MHz | | | I2C1 | 3,46 | 3,33 | 2,97 | | | | I2C2 | 3,50 | 3,31 | 2,97 | | | | I2C4 | 4,82 | 4,64 | 4,09 | ] | | | PWR | 0,66 | 0,64 | 0,62 | | | | DAC | 0,84 | 0,81 | 0,78 | | Table 36. Peripheral current consumption (continued) | | | | I <sub>DD</sub> (Typ) | | | |-------------------------|-------------|-------------------|-----------------------|-------------------|-----------| | Perip | heral | Voltage<br>scale1 | Voltage<br>scale2 | Voltage<br>scale3 | Unit | | | APB2 to AHB | 0,22 | 0,19 | 0,17 | | | | TIM1 | 6,62 | 6,36 | 5,66 | | | | USART1 | 3,19 | 3,10 | 2,77 | | | | USART6 | 3,10 | 2,99 | 2,66 | | | 4.550 | ADC1 | 3,35 | 3,25 | 2,88 | | | APB2<br>(up to 100 MHz) | SPI1/I2S1 | 1,82 | 1,77 | 1,58 | A /N/ILI- | | (up to 100 WH12) | SYSCFG | 0,83 | 0,81 | 0,72 | μΑ/MHz | | | EXTI | 0,92 | 0,88 | 0,80 | = | | | TIM9 | 2,90 | 2,81 | 2,48 | = | | | TIM11 | 2,13 | 2,06 | 1,81 | | | | SPI5/I2S5 | 1,88 | 1,83 | 1,59 | | | Bus r | natrix | 1.91 | 1.82 | 1.64 | | <sup>1.</sup> Valid if all the DMA streams are activated (please refer to the reference manual RM0401). #### 6.3.7 Wakeup time from low-power modes The wakeup times given in Table 37 are measured starting from the wakeup event trigger up to the first instruction executed by the CPU: - For Stop or Sleep modes: the wakeup event is WFE. - WKUP (PA0) pin is used to wakeup from Standby, Stop and Sleep modes. Wakeup from Stop mode, Option bytes are not reloaded main regulator CPU restart Regulator HSI restart Flash stop exit ramp-up Wakeup from Stop mode, Option bytes are not reloaded main regulator, flash in Deep power down mode HSI restart Flash Deep Pd recovery Regulator ramp-up Wakeup from Stop, Option bytes are not reloaded regulator in low power mode CPU restart Regulator HSI restart Flash stop exit ramp-up Wakeup from Stop, regulator in low power mode, Option bytes are not reloaded flash in Deep power down mode Flash Deep Pd recovery HSI restart Regulator ramp-up Wakeup from Standby mode Regulator OFF CPU restart Flash Deep Pd recovery Option bytes loading HSI restart Regulator restart Wakeup from Sleep and Regulator Option bytes are not reloaded Flash in Deep power down ON CPU restart Flash Deep Pd recovery Figure 18. Low-power mode wakeup All timings are derived from tests performed under ambient temperature and $V_{DD}$ =3.3 V. MS35542V1 The LSE high-power mode allows to cover a wider range of possible crystals but with a cost of higher power consumption. | | | (LSE OF IN EACH | | | | | | | | | | | |-------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|--|--|--|--|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | | | R <sub>F</sub> | Feedback resistor | - | - | 18.4 | - | MΩ | | | | | | | | I <sub>DD</sub> | LSE current consumption | Low-power mode (default) | - | - | 1 | μΑ | | | | | | | | | | High-drive mode | - | - | 3 | | | | | | | | | G <sub>m</sub> _crit_max | Maximum critical crystal a | Startup, low-power mode | - | - | 0.56 | μΑ/V | | | | | | | | | Maximum critical crystal g <sub>m</sub> | Startup, high-drive mode | - | - | 1.50 | μΑVV | | | | | | | | t <sub>SU(LSE)</sub> <sup>(2)</sup> | startup time | V <sub>DD</sub> is stabilized | - | 2 | - | s | | | | | | | Table 41. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ ) (1) Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. For information about the LSE high-power mode, refer to the reference manual RM0401. Figure 22. Typical application with a 32.768 kHz crystal <sup>1.</sup> Guaranteed by design. t<sub>SU/LSE</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is guaranteed by characterization. It is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. ## FMPI<sup>2</sup>C characteristics The FMPI2C characteristics are described in Table 63. Refer also to *Section 6.3.16: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). Table 63. FMPI<sup>2</sup>C characteristics<sup>(1)</sup> | | Parameter | Standard mode | | Fast | mode | Fast+ mode | | Unit | |---------------------------|-----------------------------------------------------------------------------------------------|---------------|-------|------|------|-------------------------|--------------------|------| | - | | Min | Max | Min | Max | Min | Max | Unit | | f <sub>FMPI2CC</sub> | F <sub>MPI2CCLK</sub> frequency | 2 | - | 8 | - | 17<br>16 <sup>(2)</sup> | - | | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | - | 1.3 | - | 0.5 | - | | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | - | 0.6 | - | 0.26 | - | | | t <sub>su(SDA)</sub> | SDA setup time | 0.25 | - | 0.10 | - | 0.05 | - | | | t <sub>H(SDA)</sub> | SDA data hold time | 0 | - | 0 | - | 0 | - | | | t <sub>v(SDA,ACK)</sub> | Data, ACK valid time | - | 3.45 | - | 0.9 | - | 0.45 | | | $t_{r(SDA)} \ t_{r(SCL)}$ | SDA and SCL rise time | - | 0.100 | - | 0.30 | - | 0.12 | | | $t_{f(SDA)} \ t_{f(SCL)}$ | SDA and SCL fall time | - | 0.30 | - | 0.30 | - | 0.12 | us | | t <sub>h(STA)</sub> | Start condition hold time | 4 | - | 0.6 | - | 0.26 | - | | | t <sub>su(STA)</sub> | Repeated Start condition setup time | 4.7 | - | 0.6 | - | 0.26 | - | | | t <sub>su(STO)</sub> | Stop condition setup time | 4 | - | 0.6 | - | 0.26 | - | | | t <sub>w(STO:STA)</sub> | Stop to Start condition time (bus free) | 4.7 | - | 1.3 | - | 0.5 | - | | | t <sub>SP</sub> | Pulse width of the spikes that are suppressed by the analog filter for standard and fast mode | - | - | 0.05 | 0.09 | 0.05 | 0.09 | | | C <sub>b</sub> | Capacitive load for each bus Line | - | 400 | - | 400 | - | 550 <sup>(3)</sup> | pF | <sup>1.</sup> Guaranteed based on test during characterization. 102/142 DocID028094 Rev 5 <sup>2.</sup> When tr(SDA,SCL)<=110 ns. <sup>3.</sup> Can be limited. Maximum supported value can be retrieved by referring to the following formulas: $t_{r(SDA/SCL)} = 0.8473 \times R_p \times C_{load} \\ R_{p(min)} = (V_{DD} - V_{OL(max)}) / I_{OL(max)}$ Figure 31. FMPI<sup>2</sup>C timing diagram and measurement circuit Note: ADC accuracy vs. negative injection current: injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in Section 6.3.16 does not affect the ADC accuracy. Figure 37. ADC accuracy characteristics - See also Table 68. - 2. Example of an actual transfer curve. - Ideal transfer curve. - End point correlation line. - E<sub>T</sub> = Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. EO = Offset Error: deviation between the first actual transition and the first ideal one. EG = Gain Error: deviation between the last ideal transition and the last actual one. - ED = Differential Linearity Error: maximum deviation between actual steps and the ideal one. EL = Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line. Table 77. DAC characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | Comments | |---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|------|----------|-------------------------------------------------------------------------------------------------| | I <sub>DDA</sub> <sup>(4)</sup> | DAC DC VDDA<br>current<br>consumption in<br>quiescent mode <sup>(3)</sup> | - | - | 280 | 380 | μA | With no load, middle code (0x800) on the inputs | | | | - | - | 475 | 625 | μA | With no load, worst code (0xF1C) at $V_{REF+}$ = 3.6 V in terms of DC consumption on the inputs | | DNL <sup>(4)</sup> | Differential non<br>linearity Difference<br>between two<br>consecutive code-<br>1LSB) | - | - | - | ±0.5 | LSB | Given for the DAC in 10-bit configuration. | | | | - | - | - | ±2 | LSB | Given for the DAC in 12-bit configuration. | | INL <sup>(4)</sup> | Integral non<br>linearity (difference<br>between<br>measured value at<br>Code i and the<br>value at Code i on<br>a line drawn<br>between Code 0<br>and last Code<br>1023) | - | - | - | ±1 | LSB | Given for the DAC in 10-bit configuration. | | | | - | - | - | ±4 | LSB | Given for the DAC in 12-bit configuration. | | Offset <sup>(4)</sup> | Offset error (difference between measured value at Code (0x800) and the ideal value = V <sub>REF+</sub> /2) | - | - | - | ±10 | mV | Given for the DAC in 12-bit configuration | | | | • | ı | ı | ±3 | LSB | Given for the DAC in 10-bit at V <sub>REF+</sub> = 3.6 V | | | | - | - | - | ±12 | LSB | Given for the DAC in 12-bit at V <sub>REF+</sub> = 3.6 V | | Gain<br>error <sup>(4)</sup> | Gain error | - | - | - | ±0.5 | % | Given for the DAC in 12-bit configuration | | t <sub>SETŢLING</sub> ( | Total Harmonic<br>Distortion<br>Buffer ON | - | - | 3 | 6 | μs | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$ | | THD <sup>(4)</sup> | - | - | - | - | - | dB | $\begin{split} &C_{LOAD} \leq 50 \text{ pF,} \\ &R_{LOAD} \geq 5 \text{ k}\Omega \end{split}$ | | Update rate <sup>(2)</sup> | Max frequency for<br>a correct<br>DAC_OUT change<br>when small<br>variation in the<br>input code (from<br>code i to i+1LSB) | - | - | - | 1 | MS/<br>s | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$ | STM32F410x8/B Package information ### 7.6 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 15: General operating conditions on page 53*. The maximum chip-junction temperature, $T_J$ max., in degrees Celsius, may be calculated using the following equation: $T_J \max = T_A \max + (PD \max x \Theta_{JA})$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - $\Theta_{JA}$ is the package junction-to-ambient thermal resistance, in ° C/W, - PD max is the sum of $P_{INT}$ max and $P_{I/O}$ max (PD max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$\mathsf{P}_{\mathsf{I/O}} \; \mathsf{max} = \Sigma \; (\mathsf{V}_{\mathsf{OL}} \times \mathsf{I}_{\mathsf{OL}}) + \Sigma ((\mathsf{V}_{\mathsf{DD}} - \mathsf{V}_{\mathsf{OH}}) \times \mathsf{I}_{\mathsf{OH}}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | |---------------|----------------------------------------------|-------|------| | | Thermal resistance junction-ambient LQFP48 | 55 | °C/W | | | Thermal resistance junction-ambient LQFP64 | 46 | | | $\Theta_{JA}$ | Thermal resistance junction-ambient UFQFPN48 | 33 | | | | Thermal resistance junction-ambient WLCSP36 | 61 | | | | Thermal resistance junction-ambient UFBGA64 | 79 | | Table 86. Package thermal characteristics ### 7.6.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org.