



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                               |
| Number of I/O              | 24                                                                       |
| Program Memory Size        | 7KB (4K x 14)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 256 x 8                                                                  |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | A/D 5x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                           |
| Supplier Device Package    | 28-SOIC                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f913-e-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TABLE 1-1: PIC16F91X/946 PINOUT DESCRIPTIONS

| Name                                                                                                                                                                                    | Function            | Input<br>Type | Output<br>Type | Description                                        |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------|----------------|----------------------------------------------------|--|--|
| RA0/AN0/C1-/SEG12                                                                                                                                                                       | RA0                 | TTL           | CMOS           | General purpose I/O.                               |  |  |
|                                                                                                                                                                                         | AN0                 | AN            | _              | Analog input Channel 0.                            |  |  |
|                                                                                                                                                                                         | C1-                 | AN            |                | Comparator 1 negative input.                       |  |  |
|                                                                                                                                                                                         | SEG12               |               | AN             | LCD analog output.                                 |  |  |
| RA1/AN1/C2-/SEG7                                                                                                                                                                        | RA1                 | TTL           | CMOS           | General purpose I/O.                               |  |  |
|                                                                                                                                                                                         | AN1                 | AN            | _              | Analog input Channel 1.                            |  |  |
|                                                                                                                                                                                         | C2-                 | AN            | _              | Comparator 2 negative input.                       |  |  |
|                                                                                                                                                                                         | SEG7                |               | AN             | LCD analog output.                                 |  |  |
| RA2/AN2/C2+/VREF-/COM2                                                                                                                                                                  | RA2                 | TTL           | CMOS           | General purpose I/O.                               |  |  |
|                                                                                                                                                                                         | AN2                 | AN            | _              | Analog input Channel 2.                            |  |  |
|                                                                                                                                                                                         | C2+                 | AN            | _              | Comparator 2 positive input.                       |  |  |
|                                                                                                                                                                                         | VREF-               | AN            | _              | External A/D Voltage Reference – negative.         |  |  |
|                                                                                                                                                                                         | COM2                |               | AN             | LCD analog output.                                 |  |  |
| RA3/AN3/C1+/VREF+/COM3 <sup>(1)</sup> /                                                                                                                                                 | RA3                 | TTL           | CMOS           | General purpose I/O.                               |  |  |
| SEG15                                                                                                                                                                                   | AN3                 | AN            |                | Analog input Channel 3.                            |  |  |
|                                                                                                                                                                                         | C1+                 | AN            |                | Comparator 1 positive input.                       |  |  |
|                                                                                                                                                                                         | VREF+               | AN            |                | External A/D Voltage Reference – positive.         |  |  |
|                                                                                                                                                                                         | COM3 <sup>(1)</sup> |               | AN             | LCD analog output.                                 |  |  |
|                                                                                                                                                                                         | SEG15               | —             | AN             | LCD analog output.                                 |  |  |
| RA4/C1OUT/T0CKI/SEG4                                                                                                                                                                    | RA4                 | TTL           | CMOS           | General purpose I/O.                               |  |  |
|                                                                                                                                                                                         | C10UT               |               | CMOS           | Comparator 1 output.                               |  |  |
|                                                                                                                                                                                         | T0CKI               | ST            | _              | Timer0 clock input.                                |  |  |
|                                                                                                                                                                                         | SEG4                |               | AN             | LCD analog output.                                 |  |  |
| RA5/AN4/C2OUT/SS/SEG5                                                                                                                                                                   | RA5                 | TTL           | CMOS           | General purpose I/O.                               |  |  |
|                                                                                                                                                                                         | AN4                 | AN            | —              | Analog input Channel 4.                            |  |  |
|                                                                                                                                                                                         | C2OUT               |               | CMOS           | Comparator 2 output.                               |  |  |
|                                                                                                                                                                                         | SS                  | TTL           |                | Slave select input.                                |  |  |
|                                                                                                                                                                                         | SEG5                | _             | AN             | LCD analog output.                                 |  |  |
| RA6/OSC2/CLKOUT/T1OSO                                                                                                                                                                   | RA6                 | TTL           | CMOS           | General purpose I/O.                               |  |  |
|                                                                                                                                                                                         | OSC2                | —             | XTAL           | Crystal/Resonator.                                 |  |  |
|                                                                                                                                                                                         | CLKOUT              | —             | CMOS           | Tosc/4 reference clock.                            |  |  |
|                                                                                                                                                                                         | T10S0               | —             | XTAL           | Timer1 oscillator output.                          |  |  |
| RA7/OSC1/CLKIN/T1OSI                                                                                                                                                                    | RA7                 | TTL           | CMOS           | General purpose I/O.                               |  |  |
|                                                                                                                                                                                         | OSC1                | XTAL          | —              | Crystal/Resonator.                                 |  |  |
|                                                                                                                                                                                         | CLKIN               | ST            | _              | Clock input.                                       |  |  |
|                                                                                                                                                                                         | T10SI               | XTAL          | _              | Timer1 oscillator input.                           |  |  |
| RB0/INT/SEG0                                                                                                                                                                            | RB0                 | TTL           | CMOS           | General purpose I/O. Individually enabled pull-up. |  |  |
|                                                                                                                                                                                         | INT                 | ST            | _              | External interrupt pin.                            |  |  |
|                                                                                                                                                                                         | SEG0                | —             | AN             | LCD analog output.                                 |  |  |
| Legend:AN=Analog input or outputCMOS =CMOS compatible input or outputOD =Open DrainTTL=TTL compatible inputST=Schmitt Trigger input with CMOS levels P=PowerHV=High VoltageXTAL=Crystal |                     |               |                |                                                    |  |  |

**Note 1:** COM3 is available on RA3 for the PIC16F913/916 and on RD0 for the PIC16F914/917 and PIC16F946.

**2:** Pins available on PIC16F914/917 and PIC16F946 only.

**3:** Pins available on PIC16F946 only.

4: I<sup>2</sup>C Schmitt trigger inputs have special input levels.

To achieve a 1:1 prescaler assignment for

Timer0, assign the prescaler to the WDT by

setting PSA bit of the OPTION register to

'1'. See Section 6.3 "Timer1 Prescaler".

Note:

#### 2.2.2.2 OPTION register

The OPTION register, shown in Register 2-2, is a readable and writable register, which contains various control bits to configure:

- Timer0/WDT prescaler
- External RB0/INT interrupt
- Timer0
- · Weak pull-ups on PORTB

# **REGISTER 2-2:** OPTION\_REG: OPTION REGISTER

| R/W-1 | R/W-1  | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|--------|-------|-------|-------|-------|-------|-------|
| RBPU  | INTEDG | TOCS  | TOSE  | PSA   | PS2   | PS1   | PS0   |
| bit 7 |        |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | RBPU: PORTB Pull-up Enable bit                                                                                                   |                           |                                  |                              |                              |  |  |  |
|---------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------|------------------------------|------------------------------|--|--|--|
|         | <ul><li>1 = PORTB pull-ups are disabled</li><li>0 = PORTB pull-ups are enabled by individual bits in the WPUB register</li></ul> |                           |                                  |                              |                              |  |  |  |
| bit 6   | INTEDG: In                                                                                                                       | terrupt E                 | dge Select b                     | it                           |                              |  |  |  |
|         | 1 = Interrup<br>0 = Interrup                                                                                                     | t on risin<br>t on fallir | ig edge of RB<br>ng edge of RB   | 0/INT pin<br>30/INT pin      |                              |  |  |  |
| bit 5   | TOCS: Time                                                                                                                       | r0 Clock                  | Source Sele                      | ct bit                       |                              |  |  |  |
|         | 1 = Transitio                                                                                                                    | on on RA<br>instructi     | 4/T0CKI pin                      | (Fosc/4)                     |                              |  |  |  |
| bit 4   | TOSE: Time                                                                                                                       | r0 Sourd                  | e Edae Seleo                     | ct bit                       |                              |  |  |  |
|         | 1 = Increme<br>0 = Increme                                                                                                       | ent on hig<br>ent on lov  | gh-to-low tran<br>w-to-high tran | sition on R.<br>sition on R. | A4/T0CKI pin<br>A4/T0CKI pin |  |  |  |
| bit 3   | PSA: Presc                                                                                                                       | aler Ass                  | ignment bit                      |                              |                              |  |  |  |
|         | 1 = Prescal<br>0 = Prescal                                                                                                       | er is ass<br>er is ass    | igned to the V<br>igned to the T | VDT<br>īmer0 mod             | ule                          |  |  |  |
| bit 2-0 | <b>PS&lt;2:0&gt;:</b> P                                                                                                          | rescaler                  | Rate Select I                    | oits                         |                              |  |  |  |
|         | B                                                                                                                                | it Value                  | Timer0 Rate                      | WDT Rate                     |                              |  |  |  |
|         |                                                                                                                                  | 000                       | 1:2                              | 1:1                          |                              |  |  |  |
|         |                                                                                                                                  | 001                       | 1:4                              | 1:2                          |                              |  |  |  |
|         |                                                                                                                                  | 010                       | 1:8                              | 1:4                          |                              |  |  |  |
|         |                                                                                                                                  | 011                       | 1:16                             | 1:8                          |                              |  |  |  |
|         |                                                                                                                                  | 100                       | 1:32                             | 1:10                         |                              |  |  |  |
|         |                                                                                                                                  | 110                       | 1.04                             | 1.32                         |                              |  |  |  |
|         |                                                                                                                                  | TTO                       | 1.120                            | 1.04                         |                              |  |  |  |

1:256

1:128

111

NOTES:

## 3.2.1.3 RA2/AN2/C2+/VREF-/COM2

Figure 3-3 shows the diagram for this pin. The RA2 pin is configurable to function as one of the following:

- a general purpose I/O
- an analog input for the ADC
- an analog input for Comparator C2
- a voltage reference input for the ADC
- an analog output for the LCD





#### 3.4.3.7 RB6/ICSPCLK/ICDCK/SEG14

Figure 3-12 shows the diagram for this pin. The RB6 pin is configurable to function as one of the following:

- a general purpose I/O
- an In-Circuit Serial Programming™ clock
- an ICD clock input
- an analog output for the LCD





# 4.4.3 LP, XT, HS MODES

The LP, XT and HS modes support the use of quartz crystal resonators or ceramic resonators connected to OSC1 and OSC2 (Figure 4-3). The mode selects a low, medium or high gain setting of the internal inverter-amplifier to support various resonator types and speed.

**LP** Oscillator mode selects the lowest gain setting of the internal inverter-amplifier. LP mode current consumption is the least of the three modes. This mode is designed to drive only 32.768 kHz tuning-fork type crystals (watch crystals).

**XT** Oscillator mode selects the intermediate gain setting of the internal inverter-amplifier. XT mode current consumption is the medium of the three modes. This mode is best suited to drive resonators with a medium drive level specification.

**HS** Oscillator mode selects the highest gain setting of the internal inverter-amplifier. HS mode current consumption is the highest of the three modes. This mode is best suited for resonators that require a high drive setting.

Figure 4-3 and Figure 4-4 show typical circuits for quartz crystal and ceramic resonators, respectively.





- Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
  - **2:** Always verify oscillator performance over the VDD and temperature range that is expected for the application.
  - **3:** For oscillator design assistance, reference the following Microchip Applications Notes:
    - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826)
    - AN849, "Basic PIC<sup>®</sup> Oscillator Design" (DS00849)
    - AN943, "Practical PIC<sup>®</sup> Oscillator Analysis and Design" (DS00943)
    - AN949, "Making Your Oscillator Work" (DS00949)





- 2: The value of RF varies with the Oscillator mode selected (typically between 2 M $\Omega$  to 10 M $\Omega$ ).
- **3:** An additional parallel feedback resistor (RP) may be required for proper ceramic resonator operation.

## 4.4.4 EXTERNAL RC MODES

The external Resistor-Capacitor (RC) modes support the use of an external RC circuit. This allows the designer maximum flexibility in frequency choice while keeping costs to a minimum when clock accuracy is not required. There are two modes: RC and RCIO.

In RC mode, the RC circuit connects to OSC1. OSC2/CLKOUT outputs the RC oscillator frequency divided by 4. This signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements. Figure 4-5 shows the external RC mode connections.

Vdd PIC<sup>®</sup> MCU REXT OSC1/CLKIN Internal Clock CEXT Vss -Fosc/4 or OSC2/CLKOUT<sup>(1)</sup> I/O<sup>(2)</sup> Recommended values: 10 k $\Omega \le REXT \le 100 k\Omega$ , <3V  $3 \text{ k}\Omega \leq \text{REXT} \leq 100 \text{ k}\Omega, 3-5\text{V}$ CEXT > 20 pF, 2-5V Note 1: Alternate pin functions are listed in Section 1.0 "Device Overview". 2: Output depends upon RC or RCIO clock mode.

FIGURE 4-5: EXTERNAL RC MODES

In RCIO mode, the RC circuit is connected to OSC1. OSC2 becomes an additional general purpose I/O pin.

The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. Other factors affecting the oscillator frequency are:

- · threshold voltage variation
- component tolerances
- packaging variations in capacitance

The user also needs to take into account variation due to tolerance of external RC components used.

#### 4.5 Internal Clock Modes

The Oscillator module has two independent, internal oscillators that can be configured or selected as the system clock source.

- 1. The **HFINTOSC** (High-Frequency Internal Oscillator) is factory calibrated and operates at 8 MHz. The frequency of the HFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 4-2).
- 2. The **LFINTOSC** (Low-Frequency Internal Oscillator) is uncalibrated and operates at 31 kHz.

The system clock speed can be selected via software using the Internal Oscillator Frequency Select bits IRCF<2:0> of the OSCCON register.

The system clock can be selected between external or internal clock sources via the System Clock Selection (SCS) bit of the OSCCON register. See **Section 4.6 "Clock Switching"** for more information.

#### 4.5.1 INTOSC AND INTOSCIO MODES

The INTOSC and INTOSCIO modes configure the internal oscillators as the system clock source when the device is programmed using the oscillator selection or the FOSC<2:0> bits in the Configuration Word register (CONFIG). See **Section 16.0 "Special Features of the CPU"** for more information.

In **INTOSC** mode, OSC1/CLKIN is available for general purpose I/O. OSC2/CLKOUT outputs the selected internal oscillator frequency divided by 4. The CLKOUT signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements.

In **INTOSCIO** mode, OSC1/CLKIN and OSC2/CLKOUT are available for general purpose I/O.

#### 4.5.2 HFINTOSC

The High-Frequency Internal Oscillator (HFINTOSC) is a factory calibrated 8 MHz internal clock source. The frequency of the HFINTOSC can be altered via software using the OSCTUNE register (Register 4-2).

The output of the HFINTOSC connects to a postscaler and multiplexer (see Figure 4-1). One of seven frequencies can be selected via software using the IRCF<2:0> bits of the OSCCON register. See **Section 4.5.4 "Frequency Select Bits (IRCF)"** for more information.

The HFINTOSC is enabled by selecting any frequency between 8 MHz and 125 kHz by setting the IRCF<2:0> bits of the OSCCON register  $\neq$  000. Then, set the System Clock Source (SCS) bit of the OSCCON register to '1' or enable Two-Speed Start-up by setting the IESO bit in the Configuration Word register (CONFIG) to '1'.

The HF Internal Oscillator (HTS) bit of the OSCCON register indicates whether the HFINTOSC is stable or not.

## 4.5.3 LFINTOSC

The Low-Frequency Internal Oscillator (LFINTOSC) is an uncalibrated 31 kHz internal clock source.

The output of the LFINTOSC connects to a postscaler and multiplexer (see Figure 4-1). Select 31 kHz, via software, using the IRCF<2:0> bits of the OSCCON register. See **Section 4.5.4 "Frequency Select Bits (IRCF)**" for more information. The LFINTOSC is also the frequency for the Power-up Timer (PWRT), Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM).

The LFINTOSC is enabled by selecting 31 kHz (IRCF<2:0> bits of the OSCCON register = 000) as the system clock source (SCS bit of the OSCCON register = 1), or when any of the following are enabled:

- Two-Speed Start-up IESO bit of the Configuration Word register = 1 and IRCF<2:0> bits of the OSCCON register = 000
- Power-up Timer (PWRT)
- Watchdog Timer (WDT)
- Fail-Safe Clock Monitor (FSCM)

The LF Internal Oscillator (LTS) bit of the OSCCON register indicates whether the LFINTOSC is stable or not.

## 4.5.4 FREQUENCY SELECT BITS (IRCF)

The output of the 8 MHz HFINTOSC and 31 kHz LFINTOSC connects to a postscaler and multiplexer (see Figure 4-1). The Internal Oscillator Frequency Select bits IRCF<2:0> of the OSCCON register select the frequency output of the internal oscillators. One of eight frequencies can be selected via software:

- 8 MHz
- 4 MHz (Default after Reset)
- 2 MHz
- 1 MHz
- 500 kHz
- 250 kHz
- 125 kHz
- 31 kHz (LFINTOSC)

| Note: | Following any Reset, the IRCF<2:0> bits of |
|-------|--------------------------------------------|
|       | the OSCCON register are set to '110' and   |
|       | the frequency selection is set to 4 MHz.   |
|       | The user can modify the IRCF bits to       |
|       | select a different frequency.              |

## 4.5.5 HF AND LF INTOSC CLOCK SWITCH TIMING

When switching between the LFINTOSC and the HFINTOSC, the new oscillator may already be shut down to save power (see Figure 4-6). If this is the case, there is a delay after the IRCF<2:0> bits of the OSCCON register are modified before the frequency selection takes place. The LTS and HTS bits of the OSCCON register will reflect the current active status of the LFINTOSC and HFINTOSC oscillators. The timing of a frequency selection is as follows:

- 1. IRCF<2:0> bits of the OSCCON register are modified.
- 2. If the new clock is shut down, a clock start-up delay is started.
- 3. Clock switch circuitry waits for a falling edge of the current clock.
- 4. CLKOUT is held low and the clock switch circuitry waits for a rising edge in the new clock.
- CLKOUT is now connected with the new clock. LTS and HTS bits of the OSCCON register are updated as required.
- 6. Clock switch is complete.

See Figure 4-1 for more details.

If the internal oscillator speed selected is between 8 MHz and 125 kHz, there is no start-up delay before the new frequency is selected. This is because the old and new frequencies are derived from the HFINTOSC via the postscaler and multiplexer.

Start-up delay specifications are located under the oscillator parameters of **Section 19.0** "**Electrical Specifications**".

# 6.2.1 INTERNAL CLOCK SOURCE

When the internal clock source is selected, the TMR1H:TMR1L register pair will increment on multiples of TcY as determined by the Timer1 prescaler.

## 6.2.2 EXTERNAL CLOCK SOURCE

When the external clock source is selected, the Timer1 module may work as a timer or a counter.

When counting, Timer1 is incremented on the rising edge of the external clock input T1CKI. In addition, the Counter mode clock can be synchronized to the microcontroller system clock or run asynchronously.

In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after one or more of the following conditions:

- Timer1 is enabled after POR or BOR Reset
- A write to TMR1H or TMR1L
- T1CKI is high when Timer1 is disabled and when Timer1 is reenabled T1CKI is low. See Figure 6-2.

# 6.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

# 6.4 Timer1 Oscillator

A low-power 32.768 kHz crystal oscillator is built-in between pins OSC1 (input) and OSC2 (amplifier output). The oscillator is enabled by setting the T1OSCEN control bit of the T1CON register. The oscillator will continue to run during Sleep.

The Timer1 oscillator is shared with the system LP oscillator. Thus, Timer1 can use this mode only when the primary system clock is derived from the internal oscillator or when in LP oscillator mode. The user must provide a software time delay to ensure proper oscillator start-up.

TRISA7 and TRISA6 bits are set when the Timer1 oscillator is enabled. RA7 and RA6 bits read as '0' and TRISA7 and TRISA6 bits read as '1'.

Note: The oscillator requires a start-up and stabilization time before use. Thus, T1OSCEN should be set and a suitable delay observed prior to enabling Timer1.

## 6.5 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 6.5.1 "Reading and Writing Timer1 in Asynchronous Counter Mode").

Note 1: When switching from synchronous to asynchronous operation, it is possible to skip an increment. When switching from asynchronous to synchronous operation, it is possible to produce an additional increment.

#### 6.5.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TMR1L register pair.

# 6.6 Timer1 Gate

Timer1 gate source is software configurable to be the T1G pin or the output of Comparator C2. This allows the device to directly time external events using T1G or analog events using Comparator C2. See the CMCON1 register (Register 8-2) for selecting the Timer1 gate source. This feature can simplify the software for a Delta-Sigma A/D converter and many other applications. For more information on Delta-Sigma A/D converters, see the Microchip web site (www.microchip.com).

| Note: | TMR1GE bit of the T1CON register must be |
|-------|------------------------------------------|
|       | set to use the Timer1 gate.              |

Timer1 gate can be inverted using the T1GINV bit of the T1CON register, whether it originates from the T1G pin or Comparator C2 output. This configures Timer1 to measure either the active-high or active-low time between events.

# 8.2 Comparator Configuration

There are eight modes of operation for the comparator. The CM<2:0> bits of the CMCON0 register are used to select these modes as shown in Figure 8-5. I/O lines change as a function of the mode and are designated as follows:

- Analog function (A): digital input buffer is disabled
- Digital function (D): comparator digital output, overrides port function
- Normal port function (I/O): independent of comparator

The port pins denoted as "A" will read as a '0' regardless of the state of the I/O pin or the I/O control TRIS bit. Pins used as analog inputs should also have the corresponding TRIS bit set to '1' to disable the digital output driver. Pins denoted as "D" should have the corresponding TRIS bit set to '0' to enable the digital output driver.

| Note: | Comparator interrupts should be disabled |
|-------|------------------------------------------|
|       | during a Comparator mode change to       |
|       | prevent unintended interrupts.           |

# FIGURE 10-3: LCD CLOCK GENERATION



| U-0          | U-0                                                                                | R-0                  | R/W-0           | U-0              | R/W-1             | R/W-0           | R/W-0 |  |  |
|--------------|------------------------------------------------------------------------------------|----------------------|-----------------|------------------|-------------------|-----------------|-------|--|--|
| _            | —                                                                                  | IRVST <sup>(1)</sup> | LVDEN           | _                | LVDL2             | LVDL1           | LVDL0 |  |  |
| bit 7        |                                                                                    |                      | 1               |                  | 1                 | 1               | bit 0 |  |  |
| L            |                                                                                    |                      |                 |                  |                   |                 |       |  |  |
| Legend:      |                                                                                    |                      |                 |                  |                   |                 |       |  |  |
| R = Readat   | ole bit                                                                            | W = Writable         | bit             | U = Unimpler     | nented bit, read  | as '0'          |       |  |  |
| -n = Value a | at POR                                                                             | '1' = Bit is set     |                 | '0' = Bit is cle | ared              | x = Bit is unkr | nown  |  |  |
|              |                                                                                    |                      |                 |                  |                   |                 |       |  |  |
| bit 7-6      | Unimplement                                                                        | ted: Read as '       | 0'              |                  |                   |                 |       |  |  |
| bit 5        | IRVST: Interna                                                                     | al Reference V       | oltage Stable   | Status Flag bit  | (1)               |                 |       |  |  |
|              | 1 = Indicates t                                                                    | that the PLVD        | is stable and I | PLVD interrupt   | is reliable       |                 |       |  |  |
|              | 0 = Indicates                                                                      | that the PLVD        | is not stable a | ind PLVD inter   | rupt must not be  | enabled         |       |  |  |
| bit 4        | LVDEN: Low-                                                                        | Voltage Detect       | Module Enab     | ole bit          |                   |                 |       |  |  |
|              | 1 = Enables P                                                                      | LVD Module, j        | powers up PL    | VD circuit and   | supporting refer  | ence circuitry  | h     |  |  |
|              | 0 = Disables F                                                                     |                      | , powers down   | PLVD circuit a   | ind supporting re | elerence circui | iry   |  |  |
| bit 3        | Unimplement                                                                        | ted: Read as '       | 0′              |                  | (0)               |                 |       |  |  |
| bit 2-0      | it 2-0 LVDL<2:0>: Low-Voltage Detection Level bits (nominal values) <sup>(3)</sup> |                      |                 |                  |                   |                 |       |  |  |
|              | 111 <b>= 4.5</b> V                                                                 |                      |                 |                  |                   |                 |       |  |  |
|              | 110 = 4.2V                                                                         |                      |                 |                  |                   |                 |       |  |  |
|              | 101 = 4.0V                                                                         | ofoult)              |                 |                  |                   |                 |       |  |  |
|              | 100 = 2.3V (default)                                                               |                      |                 |                  |                   |                 |       |  |  |
|              | 011 - 2.2v<br>010 = 2.1V                                                           |                      |                 |                  |                   |                 |       |  |  |
|              | $0.01 = 2.0 V^{(2)}$                                                               |                      |                 |                  |                   |                 |       |  |  |
|              | 000 = Reserv                                                                       | ed                   |                 |                  |                   |                 |       |  |  |
| Note 1:      | The IRVST bit is us                                                                | sable only whe       | n the HFINTC    | SC is running    |                   |                 |       |  |  |

# REGISTER 11-1: LVDCON: LOW-VOLTAGE DETECT CONTROL REGISTER

- 2: Not tested and below minimum operating conditions.
  - 3: See Section 19.0 "Electrical Specifications".

| TABLE 11-1: | REGISTERS ASSOCIATED WITH PROGRAMMABLE LOW-VOLTAGE DETECT |
|-------------|-----------------------------------------------------------|
|-------------|-----------------------------------------------------------|

| Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|-------|-------|-------|-------|-------|-------|-------|--------|----------------------|---------------------------------|
| INTCON | GIE   | PEIE  | TOIE  | INTE  | RBIE  | T0IF  | INTF  | RBIF   | 0000 000x            | 0000 000x                       |
| LVDCON |       |       | IRVST | LVDEN |       | LVDL2 | LVDL1 | LVDL0  | 00 -100              | 00 -100                         |
| PIE2   | OSFIE | C2IE  | C1IE  | LCDIE | _     | LVDIE | _     | CCP2IE | 0000 -0-0            | 0000 -0-0                       |
| PIR2   | OSFIF | C2IF  | C1IF  | LCDIF | _     | LVDIF |       | CCP2IF | 0000 -0-0            | 0000 -0-0                       |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used by the PLVD module.



FIGURE 12-5: ADC TRANSFER FUNCTION



NOTES:

#### 14.12.1 ADDRESSING

Once the SSP module has been enabled, it waits for a Start condition to occur. Following the Start condition, the 8-bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPADD <7:1> is compared to the value of register SSPADD <7:1>. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur:

- a) The SSPSR register value is loaded into the SSPBUF register.
- b) The buffer full bit, BF is set.
- c) An ACK pulse is generated.
- d) SSP interrupt flag bit, SSPIF of the PIR1 register is set (interrupt is generated if enabled) on the falling edge of the ninth SCL pulse.

In 10-bit Address mode, two address bytes need to be received by the slave (Figure 14-8). The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit R/W (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address, the first byte would equal '1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address.

The sequence of events for 10-bit address is as follows, with steps 7-9 for slave-transmitter:

- 1. Receive first (high) byte of address (bits SSPIF, BF and bit UA (SSPSTAT<1>) are set).
- Update the SSPADD register with second (low) byte of address (clears bit UA and releases the SCL line).
- 3. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 4. Receive second (low) byte of address (bits SSPIF, BF and UA are set).
- 5. Update the SSPADD register with the first (high) byte of address; if match releases SCL line, this will clear bit UA.
- 6. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 7. Receive repeated Start condition.
- 8. Receive first (high) byte of address (bits SSPIF and BF are set).
- 9. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.

#### TABLE 14-3: DATA TRANSFER RECEIVED BYTE ACTIONS

| Status Bits as Data<br>Transfer is Received |       | $SSPSR \to SSPBUF$ | Generate ACK | Set bit SSPIF<br>(SSP Interrupt occurs<br>if enabled) |  |  |
|---------------------------------------------|-------|--------------------|--------------|-------------------------------------------------------|--|--|
| BF                                          | SSPOV | SSPOV              |              |                                                       |  |  |
| 0                                           | 0     | Yes                | Yes          | Yes                                                   |  |  |
| 1                                           | 0     | No                 | No           | Yes                                                   |  |  |
| 1                                           | 1     | No                 | No           | Yes                                                   |  |  |
| 0                                           | 1     | No                 | No           | Yes                                                   |  |  |

**Note:** Shaded cells show the conditions where the user software did not properly clear the overflow condition.

# 16.2.6 TIME-OUT SEQUENCE

On power-up, the time-out sequence is as follows: first, PWRT time-out is invoked after POR has expired, then OST is activated after the PWRT time-out has expired. The total time-out will vary based on oscillator configuration and PWRTE bit status. For example, in EC mode with PWRTE bit erased (PWRT disabled), there will be no time-out at all. Figure 16-4, Figure 16-5 and Figure 16-6 depict time-out sequences. The device can execute code from the INTOSC while OST is active, by enabling Two-Speed Start-up or Fail-Safe Monitor (see Section 4.7.2 "Two-Speed Start-up Sequence" and Section 4.8 "Fail-Safe Clock Monitor").

Since the time-outs occur from the POR pulse, if  $\overline{\text{MCLR}}$  is kept low long enough, the time-outs will expire. Then, bringing  $\overline{\text{MCLR}}$  high will begin execution immediately (see Figure 16-5). This is useful for testing purposes or to synchronize more than one PIC16F91X/946 device operating in parallel.

Table 16-5 shows the Reset conditions for some special registers, while Table 16-5 shows the Reset conditions for all the registers.

## 16.2.7 POWER CONTROL (PCON) REGISTER

The Power Control (PCON) register (address 8Eh) has two Status bits to indicate what type of Reset that last occurred.

Bit 0 is  $\overline{\text{BOR}}$  (Brown-out Reset).  $\overline{\text{BOR}}$  is unknown on Power-on Reset. It must then be set by the user and checked on subsequent Resets to see if  $\overline{\text{BOR}} = 0$ , indicating that a Brown-out has occurred. The  $\overline{\text{BOR}}$ Status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (BOREN<1:0> = 00 in the Configuration Word register).

Bit 1 is POR (Power-on Reset). It is a '0' on Power-on Reset and unaffected otherwise. The user must write a '1' to this bit following a Power-on Reset. On a subsequent Reset, if POR is '0', it will indicate that a Power-on Reset has occurred (i.e., VDD may have gone too low).

For more information, see Section 16.2.4 "Brown-Out Reset (BOR)".

| Oscillator Configuration  | Powe                   | er-up       | Brown-o                | Wake-up from |             |
|---------------------------|------------------------|-------------|------------------------|--------------|-------------|
|                           | <b>PWRTE</b> = 0       | PWRTE = 1   | <b>PWRTE</b> = 0       | PWRTE = 1    | Sleep       |
| XT, HS, LP <sup>(1)</sup> | TPWRT + 1024 •<br>Tosc | 1024 • Tosc | TPWRT + 1024 •<br>Tosc | 1024 • Tosc  | 1024 • Tosc |
| RC, EC, INTOSC            | TPWRT                  | _           | TPWRT                  | _            | —           |

## TABLE 16-1: TIME-OUT IN VARIOUS SITUATIONS

Note 1: LP mode with T1OSC disabled.

# TABLE 16-2: PCON BITS AND THEIR SIGNIFICANCE

| POR | BOR | то | PD | Condition                          |
|-----|-----|----|----|------------------------------------|
| 0   | u   | 1  | 1  | Power-on Reset                     |
| 1   | 0   | 1  | 1  | Brown-out Reset                    |
| u   | u   | 0  | u  | WDT Reset                          |
| u   | u   | 0  | 0  | WDT Wake-up                        |
| u   | u   | u  | u  | MCLR Reset during normal operation |
| u   | u   | 1  | 0  | MCLR Reset during Sleep            |

**Legend:** u = unchanged, x = unknown

# TABLE 16-3: SUMMARY OF REGISTERS ASSOCIATED WITH BROWN-OUT

| Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets <sup>(1)</sup> |
|--------|-------|-------|-------|--------|-------|-------|-------|-------|----------------------|------------------------------------------------|
| STATUS | IRP   | RP1   | RP0   | TO     | PD    | Z     | DC    | С     | 0001 1xxx            | 000q quuu                                      |
| PCON   | _     | _     | _     | SBOREN | _     | _     | POR   | BOR   | 01qq                 | Ouuu                                           |

Legend: u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition. Shaded cells are not used by BOR.

Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation.

## 19.2 DC Characteristics: PIC16F913/914/916/917/946-I (Industrial) PIC16F913/914/916/917/946-E (Extended)

| DC CHARACTERISTICS |                                        | <b>Standa</b><br>Operat | ard Oper<br>ing temp | ating Co<br>erature | • onditions-<br>40°C-<br>40°C: | is (unless otherwise stated)<br>$C \le TA \le +85^{\circ}C$ for industrial<br>$C \le TA \le +125^{\circ}C$ for extended |                           |  |  |
|--------------------|----------------------------------------|-------------------------|----------------------|---------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|
| Param              | Device Characteristics                 | Min                     | Turnt                | Мах                 | Unito                          | Conditions                                                                                                              |                           |  |  |
| No.                | Device Characteristics                 | win.                    | турт                 | wax.                | Units                          | Vdd                                                                                                                     | Note                      |  |  |
| D010               | Supply Current (IDD) <sup>(1, 2)</sup> | —                       | 13                   | 19                  | μA                             | 2.0                                                                                                                     | Fosc = 32 kHz             |  |  |
|                    |                                        |                         | 22                   | 30                  | μA                             | 3.0                                                                                                                     | LP Oscillator mode        |  |  |
|                    |                                        | —                       | 33                   | 60                  | μA                             | 5.0                                                                                                                     |                           |  |  |
| D011*              |                                        | -                       | 180                  | 250                 | μA                             | 2.0                                                                                                                     | Fosc = 1 MHz              |  |  |
|                    |                                        | —                       | 290                  | 400                 | μA                             | 3.0                                                                                                                     | XT Oscillator mode        |  |  |
|                    |                                        | —                       | 490                  | 650                 | μA                             | 5.0                                                                                                                     |                           |  |  |
| D012               |                                        | -                       | 280                  | 380                 | μA                             | 2.0                                                                                                                     | Fosc = 4 MHz              |  |  |
|                    |                                        | —                       | 480                  | 670                 | μA                             | 3.0                                                                                                                     | XT Oscillator mode        |  |  |
|                    |                                        | —                       | 0.9                  | 1.4                 | mA                             | 5.0                                                                                                                     |                           |  |  |
| D013*              |                                        | —                       | 170                  | 295                 | μA                             | 2.0                                                                                                                     | Fosc = 1 MHz              |  |  |
|                    |                                        | _                       | 280                  | 480                 | μA                             | 3.0                                                                                                                     | EC Oscillator mode        |  |  |
|                    |                                        | —                       | 470                  | 690                 | μA                             | 5.0                                                                                                                     |                           |  |  |
| D014               |                                        | —                       | 290                  | 450                 | μA                             | 2.0                                                                                                                     | Fosc = 4 MHz              |  |  |
|                    |                                        | _                       | 490                  | 720                 | μA                             | 3.0                                                                                                                     | EC Oscillator mode        |  |  |
|                    |                                        | —                       | 0.85                 | 1.3                 | mA                             | 5.0                                                                                                                     |                           |  |  |
| D015               |                                        | —                       | 8                    | 20                  | μA                             | 2.0                                                                                                                     | Fosc = 31 kHz             |  |  |
|                    |                                        | —                       | 16                   | 40                  | μA                             | 3.0                                                                                                                     | LFINTOSC mode             |  |  |
|                    |                                        | —                       | 31                   | 65                  | μA                             | 5.0                                                                                                                     |                           |  |  |
| D016*              |                                        | —                       | 416                  | 520                 | μA                             | 2.0                                                                                                                     | Fosc = 4 MHz              |  |  |
|                    |                                        | _                       | 640                  | 840                 | μA                             | 3.0                                                                                                                     | HFINTOSC mode             |  |  |
|                    |                                        | —                       | 1.13                 | 1.6                 | mA                             | 5.0                                                                                                                     |                           |  |  |
| D017               |                                        | _                       | 0.65                 | 0.9                 | mA                             | 2.0                                                                                                                     | Fosc = 8 MHz              |  |  |
|                    |                                        |                         | 1.01                 | 1.3                 | mA                             | 3.0                                                                                                                     | HFINTOSC mode             |  |  |
|                    |                                        | —                       | 1.86                 | 2.3                 | mA                             | 5.0                                                                                                                     |                           |  |  |
| D018               |                                        | _                       | 340                  | 580                 | μA                             | 2.0                                                                                                                     | Fosc = 4 MHz              |  |  |
|                    |                                        | _                       | 550                  | 900                 | μA                             | 3.0                                                                                                                     | EXTRC mode <sup>(*)</sup> |  |  |
|                    |                                        | —                       | 0.92                 | 1.4                 | mA                             | 5.0                                                                                                                     |                           |  |  |
| D019               |                                        | _                       | 3.8                  | 4.7                 | mA                             | 4.5                                                                                                                     | Fosc = 20 MHz             |  |  |
|                    |                                        | _                       | 4.0                  | 4.8                 | mA                             | 5.0                                                                                                                     | HS Oscillator mode        |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption.

**3:** For RC oscillator configurations, current through REXT is not included. The current through the resistor can be extended by the formula IR = VDD/2REXT (mA) with REXT in kΩ.

# 19.5 DC Characteristics: PIC16F913/914/916/917/946-I (Industrial) PIC16F913/914/916/917/946-E (Extended)

| DC CHARACTERISTICS |      |                                      | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for industrial} \\ -40^\circ C \leq TA \leq +125^\circ C \mbox{ for extended} \end{array}$ |           |          |       |                                                                    |  |  |
|--------------------|------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|-------|--------------------------------------------------------------------|--|--|
| Param<br>No.       | Sym. | Characteristic                       | Min.                                                                                                                                                                                                                                                       | Min. Typ† |          | Units | Conditions                                                         |  |  |
|                    | VIL  | Input Low Voltage                    |                                                                                                                                                                                                                                                            |           |          |       |                                                                    |  |  |
|                    |      | I/O Port:                            |                                                                                                                                                                                                                                                            |           |          |       |                                                                    |  |  |
| D030               |      | with TTL buffer                      | Vss                                                                                                                                                                                                                                                        | —         | 0.8      | V     | $4.5V \le VDD \le 5.5V$                                            |  |  |
| D030A              |      |                                      | Vss                                                                                                                                                                                                                                                        | —         | 0.15 VDD | V     | $2.0V \le VDD \le 4.5V$                                            |  |  |
| D031               |      | with Schmitt Trigger buffer          | Vss                                                                                                                                                                                                                                                        | —         | 0.2 VDD  | V     | $2.0V \le VDD \le 5.5V$                                            |  |  |
| D032               |      | MCLR, OSC1 (RC mode) <sup>(1)</sup>  | Vss                                                                                                                                                                                                                                                        | —         | 0.2 VDD  | V     |                                                                    |  |  |
| D033               |      | OSC1 (XT mode)                       | Vss                                                                                                                                                                                                                                                        | —         | 0.3      | V     |                                                                    |  |  |
| D033A              |      | OSC1 (HS mode)                       | Vss                                                                                                                                                                                                                                                        | —         | 0.3 VDD  | V     |                                                                    |  |  |
|                    | Viн  | Input High Voltage                   |                                                                                                                                                                                                                                                            |           |          |       |                                                                    |  |  |
|                    |      | I/O ports:                           |                                                                                                                                                                                                                                                            | _         |          |       |                                                                    |  |  |
| D040               |      | with TTL buffer                      | 2.0                                                                                                                                                                                                                                                        | —         | Vdd      | V     | $4.5V \leq V\text{DD} \leq 5.5V$                                   |  |  |
| D040A              |      |                                      | 0.25 VDD + 0.8                                                                                                                                                                                                                                             | —         | Vdd      | V     | $2.0V \le VDD \le 4.5V$                                            |  |  |
| D041               |      | with Schmitt Trigger buffer          | 0.8 Vdd                                                                                                                                                                                                                                                    | _         | Vdd      | V     | $2.0V \le VDD \le 5.5V$                                            |  |  |
| D042               |      | MCLR                                 | 0.8 Vdd                                                                                                                                                                                                                                                    | _         | Vdd      | V     |                                                                    |  |  |
| D043               |      | OSC1 (XT mode)                       | 1.6                                                                                                                                                                                                                                                        | —         | Vdd      | V     |                                                                    |  |  |
| D043A              |      | OSC1 (HS mode)                       | 0.7 Vdd                                                                                                                                                                                                                                                    | _         | Vdd      | V     |                                                                    |  |  |
| D043B              |      | OSC1 (RC mode)                       | 0.9 Vdd                                                                                                                                                                                                                                                    |           | Vdd      | V     | (Note 1)                                                           |  |  |
|                    | lı∟  | Input Leakage Current <sup>(2)</sup> |                                                                                                                                                                                                                                                            |           |          |       |                                                                    |  |  |
| D060               |      | I/O ports                            | —                                                                                                                                                                                                                                                          | ±0.1      | ± 1      | μA    | $Vss \le VPIN \le VDD,$<br>Pin at high-impedance                   |  |  |
| D061               |      | MCLR <sup>(3)</sup>                  | —                                                                                                                                                                                                                                                          | ± 0.1     | ± 5      | μA    | $VSS \leq VPIN \leq VDD$                                           |  |  |
| D063               |      | OSC1                                 | —                                                                                                                                                                                                                                                          | ±0.1      | ± 5      | μA    | Vss $\leq$ VPIN $\leq$ VDD, XT, HS and LP oscillator configuration |  |  |
| D070*              | Ipur | PORTB Weak Pull-up Current           | 50                                                                                                                                                                                                                                                         | 250       | 400      | μΑ    | VDD = 5.0V, VPIN = VSS                                             |  |  |
|                    | Vol  | Output Low Voltage <sup>(5)</sup>    |                                                                                                                                                                                                                                                            |           |          |       |                                                                    |  |  |
| D080               |      | I/O ports                            | —                                                                                                                                                                                                                                                          |           | 0.6      | V     | IOL = 8.5 mA, VDD = 4.5V (Ind.)                                    |  |  |
|                    | Vон  | Output High Voltage <sup>(5)</sup>   |                                                                                                                                                                                                                                                            |           |          |       |                                                                    |  |  |
| D090               |      | I/O ports                            | Vdd - 0.7                                                                                                                                                                                                                                                  | —         | —        | V     | IOH = -3.0 mA, VDD = 4.5V (Ind.)                                   |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended to use an external clock in RC mode.

2: Negative current is defined as current sourced by the pin.

**3:** The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

4: See Section 13.0 "Data EEPROM and Flash Program Memory Control" for additional information.

**5**: Including OSC2 in CLKOUT mode.



# TABLE 19-3: CLKOUT AND I/O TIMING PARAMETERS

| Standar<br>Operatin | <b>d Operating</b><br>g Temperatu | Conditions (unless otherwise stated) re -40°C $\leq$ TA $\leq$ +125°C |               |          |          |       |                          |
|---------------------|-----------------------------------|-----------------------------------------------------------------------|---------------|----------|----------|-------|--------------------------|
| Param<br>No.        | Symbol                            | Characteristic                                                        | Min.          | Тур†     | Max.     | Units | Conditions               |
| OS11                | TosH2ckL                          | Fosc↑ to CLKOUT↓ <sup>(1)</sup>                                       | —             |          | 70       | ns    | VDD = 5.0V               |
| OS12                | TosH2ckH                          | Fosc↑ to CLKOUT↑ <sup>(1)</sup>                                       | —             | _        | 72       | ns    | VDD = 5.0V               |
| OS13                | TCKL2IOV                          | CLKOUT↓ to Port out valid <sup>(1)</sup>                              | —             | _        | 20       | ns    |                          |
| OS14                | ТюV2скН                           | Port input valid before CLKOUT↑ <sup>(1)</sup>                        | Tosc + 200 ns | —        | _        | ns    |                          |
| OS15*               | TosH2IoV                          | Fosc↑ (Q1 cycle) to Port out valid                                    | —             | 50       | 70       | ns    | VDD = 5.0V               |
| OS16                | TosH2ıol                          | Fosc↑ (Q2 cycle) to Port input invalid (I/O in hold time)             | 50            |          | _        | ns    | VDD = 5.0V               |
| OS17                | TioV2osH                          | Port input valid to Fosc↑ (Q2 cycle)<br>(I/O in setup time)           | 20            | _        | _        | ns    |                          |
| OS18                | TIOR                              | Port output rise time <sup>(2)</sup>                                  |               | 15<br>40 | 72<br>32 | ns    | VDD = 2.0V<br>VDD = 5.0V |
| OS19                | TIOF                              | Port output fall time <sup>(2)</sup>                                  |               | 28<br>15 | 55<br>30 | ns    | VDD = 2.0V<br>VDD = 5.0V |
| OS20*               | Tinp                              | INT pin input high or low time                                        | 25            | _        |          | ns    |                          |
| OS21*               | Trap                              | PORTA interrupt-on-change new input level time                        | Тсү           | _        |          | ns    |                          |

\* These parameters are characterized but not tested.

 $\dagger~$  Data in "Typ" column is at 5.0V, 25°C unless otherwise stated.

**Note 1:** Measurements are taken in RC mode where CLKOUT output is 4 x Tosc.

2: Includes OSC2 in CLKOUT mode.



FIGURE 20-21: CVREF IPD vs. VDD OVER TEMPERATURE (HIGH RANGE)

