Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, LCD, POR, PWM, WDT | | Number of I/O | 35 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-TQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16f914t-i-pt | ### Pin Diagrams - PIC16F914/917, 44-Pin #### 2.2.2.8 PCON Register The Power Control (PCON) register contains flag bits (see Table 16-2) to differentiate between a: - Power-on Reset (POR) - Brown-out Reset (BOR) - Watchdog Timer Reset (WDT) - External MCLR Reset The PCON register also controls the software enable of the BOR. The PCON register bits are shown in Register 2-8. #### REGISTER 2-8: PCON: POWER CONTROL REGISTER | U-0 | U-0 | U-0 | R/W-1 | U-0 | U-0 | R/W-0 | R/W-x | |-------|-----|-----|----------|-----|-----|-------|-------| | _ | _ | _ | - SBOREN | | _ | POR | BOR | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit | , read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7-5 **Unimplemented:** Read as '0' bit 4 SBOREN: Software BOR Enable bit<sup>(1)</sup> 1 = BOR enabled0 = BOR disabled bit 3-2 **Unimplemented:** Read as '0' bit 1 **POR:** Power-on Reset Status POR: Power-on Reset Status bit 1 = No Power-on Reset occurred 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs) bit 0 BOR: Brown-out Reset Status bit 1 = No Brown-out Reset occurred 0 = A Brown-out Reset occurred (must be set in software after a Power-on Reset or Brown-out Reset Note 1: Set BOREN<1:0> = 01 in the Configuration Word register for this bit to control the BOR. #### 3.2 PORTA and TRISA Registers PORTA is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISA (Register 3-3). Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin). Example 3-1 shows how to initialize PORTA. Five of the pins of PORTA can be configured as analog inputs. These pins, RA5 and RA<3:0>, are configured as analog inputs on device power-up and must be reconfigured by the user to be used as I/O's. This is done by writing the appropriate values to the CMCON0 and ANSEL registers (see Example 3-1). Reading the PORTA register (Register 3-2) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port means that the port pins are read, this value is modified and then written to the PORT data latch. The TRISA register controls the direction of the PORTA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'. Note 1: The CMCON0 and ANSEL registers must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'. #### **EXAMPLE 3-1: INITIALIZING PORTA** | BANKSEL | PORTA | ; | |---------|--------|-----------------------------| | CLRF | PORTA | ;Init PORTA | | BANKSEL | TRISA | ; | | MOVLW | 07h | ;Set RA<2:0> to | | MOVWF | CMCON0 | ;digital I/O | | CLRF | ANSEL | ;Make all PORTA digital I/O | | MOVLW | 0F0h | ;Set RA<7:4> as inputs | | MOVWF | TRISA | ;and set RA<3:0> as outputs | | | | | #### REGISTER 3-2: PORTA: PORTA REGISTER | R/W-x | |-------|-------------|-------|-------|-------|-------|-------|-------|--| | RA7 | RA6 RA5 RA4 | | RA4 | RA3 | RA2 | RA1 | RA0 | | | bit 7 | | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-0 RA<7:0>: PORTA I/O Pin bits 1 = Port pin is >VIH min. 0 = Port pin is <VIL max. #### REGISTER 3-3: TRISA: PORTA TRI-STATE REGISTER | R/W-1 | |-------------|----------------------|-------|--------|--------|--------|--------|-------|--| | TRISA7 | TRISA6 TRISA5 TRISA4 | | TRISA3 | TRISA2 | TRISA1 | TRISA0 | | | | bit 7 bit 0 | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-0 TRISA<7:0>: PORTA Tri-State Control bits 1 = PORTA pin configured as an input (tri-stated) 0 = PORTA pin configured as an output Note 1: TRISA<7:6> always reads '1' in XT, HS and LP Oscillator modes. #### 4.5.3 LFINTOSC The Low-Frequency Internal Oscillator (LFINTOSC) is an uncalibrated 31 kHz internal clock source. The output of the LFINTOSC connects to a postscaler and multiplexer (see Figure 4-1). Select 31 kHz, via software, using the IRCF<2:0> bits of the OSCCON register. See **Section 4.5.4 "Frequency Select Bits (IRCF)"** for more information. The LFINTOSC is also the frequency for the Power-up Timer (PWRT), Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM). The LFINTOSC is enabled by selecting 31 kHz (IRCF<2:0> bits of the OSCCON register = 000) as the system clock source (SCS bit of the OSCCON register = 1), or when any of the following are enabled: - Two-Speed Start-up IESO bit of the Configuration Word register = 1 and IRCF<2:0> bits of the OSCCON register = 000 - · Power-up Timer (PWRT) - Watchdog Timer (WDT) - Fail-Safe Clock Monitor (FSCM) The LF Internal Oscillator (LTS) bit of the OSCCON register indicates whether the LFINTOSC is stable or not. #### 4.5.4 FREQUENCY SELECT BITS (IRCF) The output of the 8 MHz HFINTOSC and 31 kHz LFINTOSC connects to a postscaler and multiplexer (see Figure 4-1). The Internal Oscillator Frequency Select bits IRCF<2:0> of the OSCCON register select the frequency output of the internal oscillators. One of eight frequencies can be selected via software: - 8 MHz - · 4 MHz (Default after Reset) - 2 MHz - 1 MHz - 500 kHz - 250 kHz - 125 kHz - 31 kHz (LFINTOSC) Note: Following any Reset, the IRCF<2:0> bits of the OSCCON register are set to '110' and the frequency selection is set to 4 MHz. The user can modify the IRCF bits to select a different frequency. ## 4.5.5 HF AND LF INTOSC CLOCK SWITCH TIMING When switching between the LFINTOSC and the HFINTOSC, the new oscillator may already be shut down to save power (see Figure 4-6). If this is the case, there is a delay after the IRCF<2:0> bits of the OSCCON register are modified before the frequency selection takes place. The LTS and HTS bits of the OSCCON register will reflect the current active status of the LFINTOSC and HFINTOSC oscillators. The timing of a frequency selection is as follows: - IRCF<2:0> bits of the OSCCON register are modified. - If the new clock is shut down, a clock start-up delay is started. - Clock switch circuitry waits for a falling edge of the current clock. - CLKOUT is held low and the clock switch circuitry waits for a rising edge in the new clock. - CLKOUT is now connected with the new clock. LTS and HTS bits of the OSCCON register are updated as required. - 6. Clock switch is complete. See Figure 4-1 for more details. If the internal oscillator speed selected is between 8 MHz and 125 kHz, there is no start-up delay before the new frequency is selected. This is because the old and new frequencies are derived from the HFINTOSC via the postscaler and multiplexer. Start-up delay specifications are located under the oscillator parameters of **Section 19.0** "Electrical **Specifications**". #### REGISTER 5-1: OPTION\_REG: OPTION REGISTER | R/W-1 |-------|--------|-------|-------|-------|-------|-------|-------| | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 RBPU: PORTB Pull-up Enable bit 1 = PORTB pull-ups are disabled 0 = PORTB pull-ups are enabled by individual PORT latch values bit 6 INTEDG: Interrupt Edge Select bit 1 = Interrupt on rising edge of INT pin0 = Interrupt on falling edge of INT pin bit 5 TOCS: TMR0 Clock Source Select bit 1 = Transition on T0CKI pin 0 = Internal instruction cycle clock (Fosc/4) bit 4 **T0SE:** TMR0 Source Edge Select bit 1 = Increment on high-to-low transition on T0CKI pin 0 = Increment on low-to-high transition on T0CKI pin bit 3 **PSA:** Prescaler Assignment bit 1 = Prescaler is assigned to the WDT 0 = Prescaler is assigned to the Timer0 module bit 2-0 **PS<2:0>:** Prescaler Rate Select bits | BIT VALUE | TMR0 RATE | WDT RATE | |-----------|-----------|----------| | 000 | 1:2 | 1:1 | | 001 | 1:4 | 1:2 | | 010 | 1:8 | 1:4 | | 011 | 1:16 | 1:8 | | 100 | 1:32 | 1:16 | | 101 | 1:64 | 1:32 | | 110 | 1 : 128 | 1:64 | | 111 | 1:256 | 1 : 128 | Note 1: A dedicated 16-bit WDT postscaler is available. See Section 16.4 "Watchdog Timer (WDT)" for more information. #### TABLE 5-1: SUMMARY OF REGISTERS ASSOCIATED WITH TIMERO | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | | Valu<br>all o<br>Res | ther | |------------|----------|------------|--------|--------|--------|--------|--------|--------|----------------------|----|----------------------|------| | TMR0 | Timer0 N | /lodule Re | gister | | | | | | xxxx xxx | x. | uuuu | uuuu | | INTCON | GIE | PEIE | T0IE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000 | )x | 0000 | 000x | | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 111 | 1 | 1111 | 1111 | | TRISA | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1111 111 | L1 | 1111 | 1111 | **Legend:** - = Unimplemented locations, read as '0', u = unchanged, x = unknown. Shaded cells are not used by the Timer0 module. #### 6.2.1 INTERNAL CLOCK SOURCE When the internal clock source is selected, the TMR1H:TMR1L register pair will increment on multiples of Tcy as determined by the Timer1 prescaler. #### 6.2.2 EXTERNAL CLOCK SOURCE When the external clock source is selected, the Timer1 module may work as a timer or a counter. When counting, Timer1 is incremented on the rising edge of the external clock input T1CKI. In addition, the Counter mode clock can be synchronized to the microcontroller system clock or run asynchronously. In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after one or more of the following conditions: - · Timer1 is enabled after POR or BOR Reset - A write to TMR1H or TMR1L - T1CKI is high when Timer1 is disabled and when Timer1 is reenabled T1CKI is low. See Figure 6-2. #### 6.3 Timer1 Prescaler Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L. #### 6.4 Timer1 Oscillator A low-power 32.768 kHz crystal oscillator is built-in between pins OSC1 (input) and OSC2 (amplifier output). The oscillator is enabled by setting the T1OSCEN control bit of the T1CON register. The oscillator will continue to run during Sleep. The Timer1 oscillator is shared with the system LP oscillator. Thus, Timer1 can use this mode only when the primary system clock is derived from the internal oscillator or when in LP oscillator mode. The user must provide a software time delay to ensure proper oscillator start-up. TRISA7 and TRISA6 bits are set when the Timer1 oscillator is enabled. RA7 and RA6 bits read as '0' and TRISA7 and TRISA6 bits read as '1'. Note: The oscillator requires a start-up and stabilization time before use. Thus, T1OSCEN should be set and a suitable delay observed prior to enabling Timer1. #### 6.5 Timer1 Operation in Asynchronous Counter Mode If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 6.5.1 "Reading and Writing Timer1 in Asynchronous Counter Mode"). Note 1: When switching from synchronous to asynchronous operation, it is possible to skip an increment. When switching from asynchronous to synchronous operation, it is possible to produce an additional increment. # 6.5.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself poses certain problems, since the timer may overflow between the reads. For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TMR1L register pair. #### 6.6 Timer1 Gate Timer1 gate source is software configurable to be the T1G pin or the output of Comparator C2. This allows the device to directly time external events using T1G or analog events using Comparator C2. See the CMCON1 register (Register 8-2) for selecting the Timer1 gate source. This feature can simplify the software for a Delta-Sigma A/D converter and many other applications. For more information on Delta-Sigma A/D converters, see the Microchip web site (www.microchip.com). **Note:** TMR1GE bit of the T1CON register must be set to use the Timer1 gate. Timer1 gate can be inverted using the T1GINV bit of the T1CON register, whether it originates from the $\overline{11G}$ pin or Comparator C2 output. This configures Timer1 to measure either the active-high or active-low time between events. #### 7.0 **TIMER2 MODULE** The Timer2 module is an 8-bit timer with the following features: - 8-bit timer register (TMR2) - 8-bit period register (PR2) - Interrupt on TMR2 match with PR2 - Software programmable prescaler (1:1, 1:4, 1:16) - Software programmable postscaler (1:1 to 1:16) See Figure 7-1 for a block diagram of Timer2. #### 7.1 **Timer2 Operation** The clock input to the Timer2 module is the system instruction clock (Fosc/4). The clock is fed into the Timer2 prescaler, which has prescale options of 1:1, 1:4 or 1:16. The output of the prescaler is then used to increment the TMR2 register. The values of TMR2 and PR2 are constantly compared to determine when they match. TMR2 will increment from 00h until it matches the value in PR2. When a match occurs, two things happen: - TMR2 is reset to 00h on the next increment cycle. - · The Timer2 postscaler is incremented. The match output of the Timer2/PR2 comparator is then fed into the Timer2 postscaler. The postscaler has postscale options of 1:1 to 1:16 inclusive. The output of the Timer2 postscaler is used to set the TMR2IF interrupt flag bit in the PIR1 register. The TMR2 and PR2 registers are both fully readable and writable. On any Reset, the TMR2 register is set to 00h and the PR2 register is set to FFh. Timer2 is turned on by setting the TMR2ON bit in the T2CON register to a '1'. Timer2 is turned off by clearing the TMR2ON bit to a '0'. The Timer2 prescaler is controlled by the T2CKPS bits in the T2CON register. The Timer2 postscaler is controlled by the TOUTPS bits in the T2CON register. The prescaler and postscaler counters are cleared when: - · A write to TMR2 occurs. - A write to T2CON occurs. - Any device Reset occurs (Power-on Reset, MCLR) Reset, Watchdog Timer Reset, or Brown-out Reset). Note: TMR2 is not cleared when T2CON is written. FIGURE 7-1: **TIMER2 BLOCK DIAGRAM** #### 9.1.2.4 Receive Framing Error Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCREG. The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error. The FERR bit can be forced clear by clearing the SPEN bit of the RCSTA register which resets the AUSART. Clearing the CREN bit of the RCSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt. **Note:** If all receive characters in the receive FIFO have framing errors, repeated reads of the RCREG will not clear the FERR bit. #### 9.1.2.5 Receive Overrun Error The receive FIFO buffer can hold two characters. An overrun error will be generated If a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCSTA register. #### 9.1.2.6 Receiving 9-bit Characters The AUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the AUSART will shift 9 bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the 8 Least Significant bits from the RCREG. #### 9.1.2.7 Address Detection A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCSTA register. Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCIF interrupt bit of the PIR1 register. All other characters will be ignored. Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit. TABLE 9-5: BAUD RATES FOR ASYNCHRONOUS MODES | | | SYNC = 0, BRGH = 1 | | | | | | | | | | | |--------|------------------|--------------------|-----------------------------|-------------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|------------|-----------------------------| | BAUD | Fosc = 4.000 MHz | | ) MHz | Fosc = 3.6864 MHz | | Fosc = 2.000 MHz | | | Fosc = 1.000 MHz | | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | | 300 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 300 | 0.16 | 207 | | 1200 | 1202 | 0.16 | 207 | 1200 | 0.00 | 191 | 1202 | 0.16 | 103 | 1202 | 0.16 | 51 | | 2400 | 2404 | 0.16 | 103 | 2400 | 0.00 | 95 | 2404 | 0.16 | 51 | 2404 | 0.16 | 25 | | 9600 | 9615 | 0.16 | 25 | 9600 | 0.00 | 23 | 9615 | 0.16 | 12 | _ | _ | _ | | 10417 | 10417 | 0.00 | 23 | 10473 | 0.53 | 21 | 10417 | 0.00 | 11 | 10417 | 0.00 | 5 | | 19.2k | 19.23k | 0.16 | 12 | 19.2k | 0.00 | 11 | _ | _ | _ | _ | _ | _ | | 57.6k | _ | _ | _ | 57.60k | 0.00 | 3 | _ | _ | _ | _ | _ | _ | | 115.2k | _ | _ | _ | 115.2k | 0.00 | 1 | _ | _ | _ | _ | _ | _ | **FIGURE 10-1:** LCD DRIVER MODULE BLOCK DIAGRAM - configuration of the LCD module. - 2: SEG<23:0> on PIC16F914/917, SEG<15:0> on PIC16F913/916. - 3: COM3 and SEG15 share the same physical pin on the PIC16F913/916, therefore SEG15 is not available when using 1/4 multiplex displays. TABLE 12-1: ADC CLOCK PERIOD (TAD) Vs. DEVICE OPERATING FREQUENCIES (VDD ≥ 3.0V) | ADC Clock | Period (TAD) | Device Frequency (Fosc) | | | | | | |------------------|--------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--|--| | ADC Clock Source | C Clock Source ADCS<2:0> | | 8 MHz | 4 MHz | 1 MHz | | | | Fosc/2 | 000 | 100 ns <sup>(2)</sup> | 250 ns <sup>(2)</sup> | 500 ns <sup>(2)</sup> | 2.0 μs | | | | Fosc/4 | 100 | 200 ns <sup>(2)</sup> | 500 ns <sup>(2)</sup> | 1.0 μs <sup>(2)</sup> | 4.0 μs | | | | Fosc/8 | 001 | 400 ns <sup>(2)</sup> | 1.0 μs <sup>(2)</sup> | 2.0 μs | 8.0 μs <sup>(3)</sup> | | | | Fosc/16 | 101 | 800 ns <sup>(2)</sup> | 2.0 μs | 4.0 μs | 16.0 μs <sup>(3)</sup> | | | | Fosc/32 | Fosc/32 010 | | 4.0 μs | 8.0 μs <sup>(3)</sup> | 32.0 μs <sup>(3)</sup> | | | | Fosc/64 | 110 | 3.2 μs | 8.0 μs <sup>(3)</sup> | 16.0 μs <sup>(3)</sup> | 64.0 μs <sup>(3)</sup> | | | | FRC | x11 | 2-6 μs <sup>(1,4)</sup> | 2-6 μs <sup>(1,4)</sup> | 2-6 μs <sup>(1,4)</sup> | 2-6 μs <sup>(1,4)</sup> | | | **Legend:** Shaded cells are outside of recommended range. - **Note 1:** The FRC source has a typical TAD time of 4 $\mu$ s for VDD > 3.0V. - 2: These values violate the minimum required TAD time. - 3: For faster conversion times, the selection of another clock source is recommended. - **4:** When the device frequency is greater than 1 MHz, the FRC clock source is only recommended if the conversion will be performed during Sleep. #### FIGURE 12-2: ANALOG-TO-DIGITAL CONVERSION TAD CYCLES #### 12.1.5 INTERRUPTS The ADC module allows for the ability to generate an interrupt upon completion of an Analog-to-Digital conversion. The ADC interrupt flag is the ADIF bit in the PIR1 register. The ADC interrupt enable is the ADIE bit in the PIE1 register. The ADIF bit must be cleared in software. **Note:** The ADIF bit is set at the completion of every conversion, regardless of whether or not the ADC interrupt is enabled. This interrupt can be generated while the device is operating or while in Sleep. If the device is in Sleep, the interrupt will wake-up the device. Upon waking from Sleep, the next instruction following the SLEEP instruction is always executed. If the user is attempting to wake-up from Sleep and resume in-line code execution, the global interrupt must be disabled. If the global interrupt is enabled, execution will switch to the Interrupt Service Routine. Please see **Section 12.1.5 "Interrupts"** for more information. #### 15.3.1 PWM PERIOD The PWM period is specified by the PR2 register of Timer2. The PWM period can be calculated using the formula of Equation 15-1. #### **EQUATION 15-1: PWM PERIOD** $$PWM \ Period = [(PR2) + 1] \bullet 4 \bullet TOSC \bullet$$ $$(TMR2 \ Prescale \ Value)$$ **Note:** Tosc = 1/Fosc When TMR2 is equal to PR2, the following three events occur on the next increment cycle: - TMR2 is cleared - The CCPx pin is set. (Exception: If the PWM duty cycle = 0%, the pin will not be set.) - The PWM duty cycle is latched from CCPRxL into CCPRxH. Note: The Timer2 postscaler (see Section 7.1 "Timer2 Operation") is not used in the determination of the PWM frequency. #### 15.3.2 PWM DUTY CYCLE The PWM duty cycle is specified by writing a 10-bit value to multiple registers: CCPRxL register and CCPx<1:0> bits of the CCPxCON register. The CCPRxL contains the eight MSbs and the CCPx<1:0> bits of the CCPxCON register contain the two LSbs. CCPRxL and CCPx<1:0> bits of the CCPxCON register can be written to at any time. The duty cycle value is not latched into CCPRxH until after the period completes (i.e., a match between PR2 and TMR2 registers occurs). While using the PWM, the CCPRxH register is read-only. Equation 15-2 is used to calculate the PWM pulse width. Equation 15-3 is used to calculate the PWM duty cycle ratio. #### **EQUATION 15-2: PULSE WIDTH** $Pulse\ Width\ =\ (CCPRxL:CCPxCON<5:4>)\ \bullet$ $TOSC\ \bullet\ (TMR2\ Prescale\ Value)$ #### **EQUATION 15-3: DUTY CYCLE RATIO** Duty Cycle Ratio = $$\frac{(CCPRxL:CCPxCON < 5:4>)}{4(PR2+1)}$$ The CCPRxH register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation. The 8-bit timer TMR2 register is concatenated with either the 2-bit internal system clock (Fosc), or 2 bits of the prescaler, to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to 1:1. When the 10-bit time base matches the CCPRxH and 2-bit latch, then the CCPx pin is cleared (see Figure 15-3). TABLE 16-4: INITIALIZATION CONDITION FOR REGISTERS (CONTINUED) | Register | Address | Power-on Reset | MCLR Reset WDT Reset Brown-out Reset <sup>(1)</sup> | <ul> <li>Wake-up from Sleep<br/>through interrupt</li> <li>Wake-up from Sleep<br/>through WDT time-out</li> </ul> | |------------------------|----------|----------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | RCREG | 1Ah | 0000 0000 | 0000 0000 | uuuu uuuu | | CCPR2L <sup>(6)</sup> | 1Bh | xxxx xxxx | xxxx xxxx | uuuu uuuu | | CCPR2H <sup>(6)</sup> | 1Ch | xxxx xxxx | xxxx xxxx | uuuu uuuu | | CCP2CON <sup>(6)</sup> | 1Dh | 00 0000 | 00 0000 | uu uuuu | | ADRESH | 1Eh | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON0 | 1Fh | 0000 0000 | 0000 0000 | uuuu uuuu | | OPTION_REG | 81h/181h | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISA | 85h | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISB | 86h/186h | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISC | 87h | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISD <sup>(6)</sup> | 88h | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISE | 89h | 1111<br>1111 1111 <sup>(7)</sup> | 1111<br>1111 1111 <sup>(7)</sup> | uuuu<br>uuuu uuuu <sup>(7)</sup> | | PIE1 | 8Ch | 0000 0000 | 0000 0000 | uuuu uuuu | | PIE2 | 8Dh | 0000 -0-0 | 0000 -0-0 | uuuu -u-u | | PCON | 8Eh | 010x | 0uuu <sup>(1,5)</sup> | uuuu | | OSCCON | 8Fh | -110 q000 | -110 x000 | -uuu uuuu | | OSCTUNE | 90h | 0 0000 | u uuuu | u uuuu | | ANSEL | 91h | 1111 1111 | 1111 1111 | uuuu uuuu | | PR2 | 92h | 1111 1111 | 1111 1111 | 1111 1111 | | SSPADD | 93h | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPSTAT | 94h | 0000 0000 | 0000 0000 | uuuu uuuu | | WPUB | 95h | 1111 1111 | 1111 1111 | uuuu uuuu | | IOCB | 96h | 0000 | 0000 | uuuu | | CMCON1 | 97h | 10 | 10 | uu | | TXSTA | 98h | 0000 -010 | 0000 -010 | uuuu -uuu | | SPBRG | 99h | 0000 0000 | 0000 0000 | uuuu uuuu | | CMCON0 | 9Ch | 0000 0000 | 0000 0000 | uuuu uuuu | | VRCON | 9Dh | 0-0- 0000 | 0-0- 0000 | u-u- uuuu | | ADRESL | 9Eh | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON1 | 9Fh | -000 | -000 | -uuu | | WDTCON | 105h | 0 1000 | 0 1000 | u uuuu | | LCDCON | 107h | 0001 0011 | 0001 0011 | uuuu uuuu | | LCDPS | 108h | 0000 0000 | 0000 0000 | uuuu uuuu | **Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition. - Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently. - 2: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up). - **3:** When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). - 4: See Table 16-5 for Reset value for specific condition. - **5:** If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u. - **6:** PIC16F914/917 and PIC16F946 only. - **7:** PIC16F946 only. | SUBWF | Subtract W from f | | | | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|--|--| | Syntax: | [label] SUBWF f,d | | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | | Operation: | (f) - (W) $\rightarrow$ (destination) | | | | | | | | Status Affected: | C, DC, Z | | | | | | | | Description: | Subtract (2's complement method) W register from register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f. | | | | | | | | | C = 0 $W > f$ | | | | | | | | | C = 1 | $W \le f$ | | | | | | | | DC = 0 | W<3:0> > f<3:0> | | | | | | | | DC = 1 | W<3:0> ≤ f<3:0> | | | | | | | XORLW | Exclusive OR literal with W | | | | | | |------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [label] XORLW k | | | | | | | Operands: | $0 \leq k \leq 255$ | | | | | | | Operation: | (W) .XOR. $k \rightarrow (W)$ | | | | | | | Status Affected: | Z | | | | | | | Description: | The contents of the W register are XOR'ed with the eight-bit literal 'k'. The result is placed in the W register. | | | | | | | | | | | | | | | SWAPF | Swap Nibbles in f | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] SWAPF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$ | | Status Affected: | None | | Description: | The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in register 'f'. | | XORWF | Exclusive OR W with f | | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Syntax: | [ label ] XORWF f,d | | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | | Operation: | (W) .XOR. (f) $\rightarrow$ (destination) | | | | | | | | Status Affected: | Z | | | | | | | | Description: | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | | | | | | ## 18.11 PICSTART Plus Development Programmer The PICSTART Plus Development Programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus Development Programmer supports most PIC devices in DIP packages up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus Development Programmer is CE compliant. #### 18.12 PICkit 2 Development Programmer The PICkit™ 2 Development Programmer is a low-cost programmer and selected Flash device debugger with an easy-to-use interface for programming many of Microchip's baseline, mid-range and PIC18F families of Flash memory microcontrollers. The PICkit 2 Starter Kit includes a prototyping development board, twelve sequential lessons, software and HI-TECH's PICC™ Lite C compiler, and is designed to help get up to speed quickly using PIC® microcontrollers. The kit provides everything needed to program, evaluate and develop applications using Microchip's powerful, mid-range Flash memory family of microcontrollers. ## 18.13 Demonstration, Development and Evaluation Boards A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory. The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. In addition to the PICDEM<sup>TM</sup> and dsPICDEM<sup>TM</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, Keeloq® security ICs, CAN, IrDA®, PowerSmart® battery management, SEEVAL® evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more. Check the Microchip web page (www.microchip.com) and the latest "Product Selector Guide" (DS00148) for the complete list of demonstration, development and evaluation kits. ## 19.2 DC Characteristics: PIC16F913/914/916/917/946-I (Industrial) PIC16F913/914/916/917/946-E (Extended) | DC CHA | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|-------------|---------------------------|--| | Param | Davida a Obama atamiatia | A4: | T 4 | | 11 | | Conditions | | | No. | Device Characteristics | Min. | Typ† | Max. | Units | <b>V</b> DD | Note | | | D010 | Supply Current (IDD) <sup>(1, 2)</sup> | _ | 13 | 19 | μΑ | 2.0 | Fosc = 32 kHz | | | | | _ | 22 | 30 | μΑ | 3.0 | LP Oscillator mode | | | | | _ | 33 | 60 | μΑ | 5.0 | | | | D011* | | _ | 180 | 250 | μΑ | 2.0 | Fosc = 1 MHz | | | | | _ | 290 | 400 | μΑ | 3.0 | XT Oscillator mode | | | | | _ | 490 | 650 | μΑ | 5.0 | | | | D012 | | _ | 280 | 380 | μΑ | 2.0 | Fosc = 4 MHz | | | | | _ | 480 | 670 | μΑ | 3.0 | XT Oscillator mode | | | | | _ | 0.9 | 1.4 | mA | 5.0 | | | | D013* | | _ | 170 | 295 | μΑ | 2.0 | Fosc = 1 MHz | | | | | _ | 280 | 480 | μΑ | 3.0 | EC Oscillator mode | | | | | _ | 470 | 690 | μΑ | 5.0 | | | | D014 | | _ | 290 | 450 | μΑ | 2.0 | Fosc = 4 MHz | | | | | _ | 490 | 720 | μΑ | 3.0 | EC Oscillator mode | | | | | _ | 0.85 | 1.3 | mA | 5.0 | | | | D015 | | _ | 8 | 20 | μΑ | 2.0 | Fosc = 31 kHz | | | | | _ | 16 | 40 | μΑ | 3.0 | LFINTOSC mode | | | | | _ | 31 | 65 | μΑ | 5.0 | | | | D016* | | _ | 416 | 520 | μΑ | 2.0 | Fosc = 4 MHz | | | | | _ | 640 | 840 | μΑ | A 3.0 | HFINTOSC mode | | | | | _ | 1.13 | 1.6 | mA | 5.0 | | | | D017 | | | 0.65 | 0.9 | mA | 2.0 | Fosc = 8 MHz | | | | | _ | 1.01 | 1.3 | mA | 3.0 | HFINTOSC mode | | | | | _ | 1.86 | 2.3 | mA | 5.0 | | | | D018 | | _ | 340 | 580 | μΑ | 2.0 | Fosc = 4 MHz | | | | | _ | 550 | 900 | μΑ | 3.0 | EXTRC mode <sup>(3)</sup> | | | | | _ | 0.92 | 1.4 | mA | 5.0 | | | | D019 | | _ | 3.8 | 4.7 | mA | 4.5 | Fosc = 20 MHz | | | | | _ | 4.0 | 4.8 | mA | 5.0 | HS Oscillator mode | | <sup>\*</sup> These parameters are characterized but not tested. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be extended by the formula IR = VDD/2REXT (mA) with REXT in $k\Omega$ . <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled. ## 19.5 DC Characteristics: PIC16F913/914/916/917/946-I (Industrial) PIC16F913/914/916/917/946-E (Extended) (Continued) | DC CHARACTERISTICS | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | |--------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|-----|-------|------------------------------------------------------------------| | Param<br>No. | Sym. | Characteristic | Min. Typ† Max. l | | | Units | Conditions | | | | Capacitive Loading Specs on<br>Output Pins | | | | | | | D101* | COSC2 | OSC2 pin | _ | _ | 15 | pF | In XT, HS and LP modes when external clock is used to drive OSC1 | | D101A* | Cio | All I/O pins | _ | | 50 | pF | | | | | Data EEPROM Memory | | | | | | | D120 | ED | Byte Endurance | 100K | 1M | _ | E/W | -40°C ≤ TA ≤ +85°C | | D120A | ED | Byte Endurance | 10K | 100K | _ | E/W | +85°C ≤ TA ≤ +125°C | | D121 | VDRW | VDD for Read/Write | VMIN | _ | 5.5 | V | Using EECON1 to read/write VMIN = Minimum operating voltage | | D122 | TDEW | Erase/Write Cycle Time | _ | 5 | 6 | ms | | | D123 | TRETD | Characteristic Retention | 40 | - | _ | Year | Provided no other specifications are violated | | D124 | TREF | Number of Total Erase/Write<br>Cycles before Refresh <sup>(4)</sup> | 1M | 10M | _ | E/W | -40°C ≤ TA ≤ +85°C | | | | Program Flash Memory | | | | | | | D130 | EP | Cell Endurance | 10K | 100K | _ | E/W | -40°C ≤ TA ≤ +85°C | | D130A | ED | Cell Endurance | 1K | 10K | _ | E/W | +85°C ≤ TA ≤ +125°C | | D131 | VPR | VDD for Read | VMIN | | 5.5 | V | VMIN = Minimum operating voltage | | D132 | VPEW | VDD for Erase/Write | 4.5 | _ | 5.5 | V | | | D133 | TPEW | Erase/Write cycle time | _ | _ | 3 | ms | | | D134 | TRETD | Characteristic Retention | 40 | | _ | Year | Provided no other specifications are violated | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended to use an external clock in RC mode. - **2:** Negative current is defined as current sourced by the pin. - 3: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 4: See Section 13.0 "Data EEPROM and Flash Program Memory Control" for additional information. - 5: Including OSC2 in CLKOUT mode. #### FIGURE 19-9: PIC16F913/914/916/917/946 A/D CONVERSION TIMING (NORMAL MODE) Note 1: If the A/D clock source is selected as RC, a time of TcY is added before the A/D clock starts. This allows the SLEEP instruction to be executed. #### FIGURE 19-10: PIC16F913/914/916/917/946 A/D CONVERSION TIMING (SLEEP MODE) **Note 1:** If the A/D clock source is selected as RC, a time of TcY is added before the A/D clock starts. This allows the SLEEP instruction to be executed. FIGURE 20-32: COMPARATOR RESPONSE TIME (FALLING EDGE) FIGURE 20-33: LFINTOSC FREQUENCY vs. VDD OVER TEMPERATURE (31 kHz)