



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I²C, SPI, UART/USART                                                      |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                |
| Number of I/O              | 24                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 352 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 5x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 28-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 28-QFN (6x6)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f916t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|     |     |           |       |             | ('     | 00   |        |         |           |         |                |
|-----|-----|-----------|-------|-------------|--------|------|--------|---------|-----------|---------|----------------|
| I/O | Pin | A/D       | LCD   | Comparators | Timers | ССР  | AUSART | SSP     | Interrupt | Pull-Up | Basic          |
| RA0 | 19  | AN0       | SEG12 | C1-         |        | —    | _      | —       | —         | —       | —              |
| RA1 | 20  | AN1       | SEG7  | C2-         |        | —    |        | —       | —         | —       | —              |
| RA2 | 21  | AN2/VREF- | COM2  | C2+         |        | _    |        | —       | _         | —       | —              |
| RA3 | 22  | AN3/VREF+ | SEG15 | C1+         | _      | -    | _      | —       | —         | —       | —              |
| RA4 | 23  | -         | SEG4  | C1OUT       | TOCKI  | —    | —      | —       | —         | —       | _              |
| RA5 | 24  | AN4       | SEG5  | C2OUT       | _      | -    | _      | SS      | _         | -       | —              |
| RA6 | 31  | —         |       | —           | T10S0  | _    |        | _       | _         | —       | OSC2/CLKOUT    |
| RA7 | 30  | —         |       | —           | T1OSI  | —    |        | —       | —         | —       | OSC1/CLKIN     |
| RB0 | 8   | —         | SEG0  | —           | —      | —    | —      | —       | INT       | Y       | —              |
| RB1 | 9   | —         | SEG1  | _           | _      | —    | _      | —       | —         | Y       | —              |
| RB2 | 10  | —         | SEG2  | _           | _      | —    | _      | —       | —         | Y       | _              |
| RB3 | 11  | —         | SEG3  | _           | _      | —    | _      | —       | —         | Y       | _              |
| RB4 | 14  | —         | COM0  | _           | _      | —    | _      | —       | IOC       | Y       | _              |
| RB5 | 15  | _         | COM1  | _           | _      | _    | _      | _       | IOC       | Y       | _              |
| RB6 | 16  | _         | SEG14 | _           | _      |      | _      | _       | IOC       | Y       | ICSPCLK/ICDCK  |
| RB7 | 17  | _         | SEG13 |             | _      | _    | _      | _       | IOC       | Y       | ICSPDAT/ICDDAT |
| RC0 | 32  | —         | VLCD1 | —           | —      | —    | —      | —       | —         | —       | —              |
| RC1 | 35  | —         | VLCD2 | _           | —      | —    | _      | —       | —         | —       | —              |
| RC2 | 36  | —         | VLCD3 | _           | —      | —    | —      | —       | —         | —       | —              |
| RC3 | 37  | —         | SEG6  | _           | —      | —    | _      | —       | —         | —       | —              |
| RC4 | 42  | —         | SEG11 | —           | T1G    | —    | _      | SDO     | —         | —       | —              |
| RC5 | 43  | _         | SEG10 | —           | T1CKI  | CCP1 |        | _       | _         |         | —              |
| RC6 | 44  | —         | SEG9  | —           | _      | —    | TX/CK  | SCK/SCL | _         | —       | —              |
| RC7 | 1   |           | SEG8  | —           |        | _    | RX/DT  | SDI/SDA | _         | _       | —              |
| RD0 | 38  | —         | COM3  | —           | _      | —    | —      | —       | _         | —       | —              |
| RD1 | 39  | -         | _     |             | _      | -    | _      | _       | _         | -       | —              |
| RD2 | 40  | —         | _     | _           |        | CCP2 | _      |         |           | —       | _              |
| RD3 | 41  | _         | SEG16 | _           | _      | _    | _      | _       | _         | _       | —              |
| RD4 | 2   | —         | SEG17 | _           | —      | —    | —      | —       | —         | —       |                |
| RD5 | 3   | -         | SEG18 | _           | -      | -    | _      | _       | _         | -       | _              |
| RD6 | 4   | —         | SEG19 | _           | —      | —    | —      | —       | —         | —       |                |
| RD7 | 5   | _         | SEG20 | _           | _      | —    | _      | —       | —         | _       | _              |
| RE0 | 25  | AN5       | SEG21 | _           | —      | _    | —      | _       | _         | —       | —              |
| RE1 | 26  | AN6       | SEG22 | _           | _      |      | _      | _       | _         |         | _              |
| RE2 | 27  | AN7       | SEG23 | —           |        | —    | —      | —       | _         |         |                |
| RE3 | 18  |           | -     | _           | _      |      | _      | —       | _         | Y(I)    | MCLR/Vpp       |
|     | 7   | —         |       | —           |        | —    | —      | —       | _         | _       | VDD            |
| _   | 28  |           | _     | _           |        |      |        | _       | _         |         | VDD            |
|     | 6   | —         |       | —           |        | —    | —      | —       | _         | _       | Vss            |
|     | 29  | -         | _     | —           | _      |      | _      | _       | _         | -       | Vss            |
| _   | 12  | —         | _     | —           | _      | —    | —      | —       | —         | _       | NC             |
|     | 13  | _         | _     | —           | _      |      | _      | _       | _         | _       | NC             |
| _   | 33  | —         | —     | —           | —      | —    | —      | —       | —         | —       | NC             |
| —   | 34  | -         | —     | —           | —      | -    | —      | —       | —         | —       | NC             |

# TABLE 4: PIC16F914/917 44-PIN (TQFP) SUMMARY

**Note 1:** Pull-up enabled only with external MCLR configuration.

#### 2.2.2.4 PIE1 Register

The PIE1 register contains the interrupt enable bits, as shown in Register 2-4.

**Note:** Bit PEIE of the INTCON register must be set to enable any peripheral interrupt.

#### REGISTER 2-4: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0  | R/W-0  |
|-------|-------|-------|-------|-------|--------|--------|--------|
| EEIE  | ADIE  | RCIE  | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE |
| bit 7 |       |       |       |       |        |        | bit 0  |

| Legend:                                      |                                               |                                   |                             |                    |  |  |  |  |
|----------------------------------------------|-----------------------------------------------|-----------------------------------|-----------------------------|--------------------|--|--|--|--|
| R = Readable                                 | bit                                           | W = Writable bit                  | U = Unimplemented bit, read | d as '0'           |  |  |  |  |
| -n = Value at F                              | POR                                           | '1' = Bit is set                  | '0' = Bit is cleared        | x = Bit is unknown |  |  |  |  |
|                                              |                                               |                                   |                             |                    |  |  |  |  |
| bit 7                                        | EEIE: EE Wr                                   | ite Complete Interrupt Enable     | e bit                       |                    |  |  |  |  |
|                                              | 1 = Enables the EE write complete interrupt   |                                   |                             |                    |  |  |  |  |
| 0 = Disables the EE write complete interrupt |                                               |                                   |                             |                    |  |  |  |  |
| bit 6                                        | ADIE: A/D Co                                  | onverter (ADC) Interrupt Ena      | ble bit                     |                    |  |  |  |  |
|                                              | 1 = Enables t                                 | the ADC interrupt                 |                             |                    |  |  |  |  |
| 1.1. E                                       |                                               |                                   |                             |                    |  |  |  |  |
| DIT 5                                        | RCIE: USAR                                    | I Receive Interrupt Enable t      | DIT                         |                    |  |  |  |  |
|                                              | 1 = Enables i<br>0 = Disables                 | the USART receive interrupt       |                             |                    |  |  |  |  |
| hit 4                                        |                                               | T Transmit Interrunt Enable k     | nit                         |                    |  |  |  |  |
| Dit 4                                        | 1 = Enables f                                 | the USART transmit interrunt      |                             |                    |  |  |  |  |
|                                              | 0 = Disables                                  | the USART transmit interrup       | t                           |                    |  |  |  |  |
| bit 3                                        | SSPIE: Sync                                   | hronous Serial Port (SSP) In      | terrupt Enable bit          |                    |  |  |  |  |
|                                              | 1 = Enables t                                 | the SSP interrupt                 |                             |                    |  |  |  |  |
|                                              | 0 = Disables                                  | the SSP interrupt                 |                             |                    |  |  |  |  |
| bit 2                                        | CCP1IE: CC                                    | P1 Interrupt Enable bit           |                             |                    |  |  |  |  |
|                                              | 1 = Enables t                                 | the CCP1 interrupt                |                             |                    |  |  |  |  |
|                                              | 0 = Disables                                  | the CCP1 interrupt                |                             |                    |  |  |  |  |
| bit 1                                        | TMR2IE: TM                                    | R2 to PR2 Match Interrupt E       | nable bit                   |                    |  |  |  |  |
|                                              | 1 = Enables the Timer2 to PR2 match interrupt |                                   |                             |                    |  |  |  |  |
| <b>h</b> it 0                                |                                               |                                   |                             |                    |  |  |  |  |
| DILU                                         |                                               | ier i Overnow interrupt Enablight | e bit                       |                    |  |  |  |  |
|                                              | $\perp = Enables I$<br>0 = Disables           | the Timer 1 overflow interrupt    | t                           |                    |  |  |  |  |
|                                              |                                               | and finite i overhead interrup    |                             |                    |  |  |  |  |

NOTES:

# 3.2 PORTA and TRISA Registers

PORTA is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISA (Register 3-3). Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin). Example 3-1 shows how to initialize PORTA.

Five of the pins of PORTA can be configured as analog inputs. These pins, RA5 and RA<3:0>, are configured as analog inputs on device power-up and must be reconfigured by the user to be used as I/O's. This is done by writing the appropriate values to the CMCON0 and ANSEL registers (see Example 3-1).

Reading the PORTA register (Register 3-2) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port means that the port pins are read, this value is modified and then written to the PORT data latch.

### REGISTER 3-2: PORTA: PORTA REGISTER

The TRISA register controls the direction of the PORTA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

| Note 1: | The CMCON0 and ANSEL registers must         |  |  |  |  |
|---------|---------------------------------------------|--|--|--|--|
|         | be initialized to configure an analog       |  |  |  |  |
|         | channel as a digital input. Pins configured |  |  |  |  |
|         | as analog inputs will read '0'.             |  |  |  |  |

| EXAMPLE 3-1: | INITIALIZING PURTA |
|--------------|--------------------|

| BANKSEL | PORTA  | ;                           |
|---------|--------|-----------------------------|
| CLRF    | PORTA  | ;Init PORTA                 |
| BANKSEL | TRISA  | ;                           |
| MOVLW   | 07h    | ;Set RA<2:0> to             |
| MOVWF   | CMCON0 | ;digital I/O                |
| CLRF    | ANSEL  | ;Make all PORTA digital I/O |
| MOVLW   | OFOh   | ;Set RA<7:4> as inputs      |
| MOVWF   | TRISA  | ;and set RA<3:0> as outputs |
|         |        |                             |

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| RA7   | RA6   | RA5   | RA4   | RA3   | RA2   | RA1   | RA0   |
| bit 7 |       |       |       |       |       |       | bit 0 |
|       |       |       |       |       |       |       |       |

| Legend:           |                  |                                  |                    |
|-------------------|------------------|----------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as ' | 0'                 |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared             | x = Bit is unknown |

bit 7-0 **RA<7:0>:** PORTA I/O Pin bits

1 = Port pin is >VIH min. a = Port pin is < VII max

0 = Port pin is <VI∟ max.

### REGISTER 3-3: TRISA: PORTA TRI-STATE REGISTER

| R/W-1  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                           |                                    |  |  |
|-------------------|------------------|---------------------------|------------------------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | U = Unimplemented bit, read as '0' |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown                 |  |  |

bit 7-0 **TRISA<7:0>:** PORTA Tri-State Control bits 1 = PORTA pin configured as an input (tri-stated) 0 = PORTA pin configured as an output

Note 1: TRISA<7:6> always reads '1' in XT, HS and LP Oscillator modes.

#### 3.5.1.6 RC5/T1CKI/CCP1/SEG10

Figure 3-19 shows the diagram for this pin. The RC5 pin is configurable to function as one of the following:

- a general purpose I/O
- a Timer1 clock input
- a Capture input, Compare output or PWM output
- an analog output for the LCD





# 3.9.1 PIN DESCRIPTIONS AND DIAGRAMS

Each PORTG pin is multiplexed with other functions. The pins and their combined functions are briefly described here. For specific information about individual functions, refer to the appropriate section in this data sheet.

#### 3.9.1.1 RG0/SEG36

Figure 3-30 shows the diagram for this pin. The RG0 pin is configurable to function as one of the following:

- a general purpose I/O
- · an analog output for the LCD

#### 3.9.1.2 RG1/SEG37

Figure 3-30 shows the diagram for this pin. The RG1 pin is configurable to function as one of the following:

- a general purpose I/O
- · an analog output for the LCD

#### 3.9.1.3 RG2/SEG38

Figure 3-30 shows the diagram for this pin. The RG2 pin is configurable to function as one of the following:

- a general purpose I/O
- an analog output for the LCD

### FIGURE 3-30: BLOCK DIAGRAM OF RG<5:0>

#### 3.9.1.4 RG3/SEG39

Figure 3-30 shows the diagram for this pin. The RG3 pin is configurable to function as one of the following:

- a general purpose I/O
- · an analog output for the LCD

#### 3.9.1.5 RG4/SEG40

Figure 3-30 shows the diagram for this pin. The RG4 pin is configurable to function as one of the following:

- a general purpose I/O
- an analog output for the LCD

#### 3.9.1.6 RG5/SEG41

Figure 3-30 shows the diagram for this pin. The RG5 pin is configurable to function as one of the following:

- a general purpose I/O
- · an analog output for the LCD



# 4.3 Clock Source Modes

Clock Source modes can be classified as external or internal.

- External Clock modes rely on external circuitry for the clock source. Examples are: Oscillator modules (EC mode), quartz crystal resonators or ceramic resonators (LP, XT and HS modes) and Resistor-Capacitor (RC) mode circuits.
- Internal clock sources are contained internally within the Oscillator module. The Oscillator module has two internal oscillators: the 8 MHz High-Frequency Internal Oscillator (HFINTOSC) and the 31 kHz Low-Frequency Internal Oscillator (LFINTOSC).

The system clock can be selected between external or internal clock sources via the System Clock Select (SCS) bit of the OSCCON register. See **Section 4.6 "Clock Switching"** for additional information.

## 4.4 External Clock Modes

### 4.4.1 OSCILLATOR START-UP TIMER (OST)

If the Oscillator module is configured for LP, XT or HS modes, the Oscillator Start-up Timer (OST) counts 1024 oscillations from OSC1. This occurs following a Power-on Reset (POR) and when the Power-up Timer (PWRT) has expired (if configured), or a wake-up from Sleep. During this time, the program counter does not increment and program execution is suspended. The OST ensures that the oscillator circuit, using a quartz crystal resonator or ceramic resonator, has started and is providing a stable system clock to the Oscillator module. When switching between clock sources, a delay is required to allow the new clock to stabilize. These oscillator delays are shown in Table 4-1.

In order to minimize latency between external oscillator start-up and code execution, the Two-Speed Clock Start-up mode can be selected (see **Section 4.7 "Two-Speed Clock Start-up Mode"**).

| Switch From       | Switch To            | Frequency                  | Oscillator Delay                 |
|-------------------|----------------------|----------------------------|----------------------------------|
| Sleep/POR         | LFINTOSC<br>HFINTOSC | 31 kHz<br>125 kHz to 8 MHz | Oscillator Warm-Up Delay (Twarm) |
| Sleep/POR         | EC, RC               | DC – 20 MHz                | 2 instruction cycles             |
| LFINTOSC (31 kHz) | EC, RC               | DC – 20 MHz                | 1 cycle of each                  |
| Sleep/POR         | LP, XT, HS           | 32 kHz to 20 MHz           | 1024 Clock Cycles (OST)          |
| LFINTOSC (31 kHz) | HFINTOSC             | 125 kHz to 8 MHz           | 1 μs (approx.)                   |

#### TABLE 4-1: OSCILLATOR DELAY EXAMPLES

#### 4.4.2 EC MODE

The External Clock (EC) mode allows an externally generated logic level as the system clock source. When operating in this mode, an external clock source is connected to the OSC1 input and the OSC2 is available for general purpose I/O. Figure 4-2 shows the pin connections for EC mode.

The Oscillator Start-up Timer (OST) is disabled when EC mode is selected. Therefore, there is no delay in operation after a Power-on Reset (POR) or wake-up from Sleep. Because the PIC<sup>®</sup> MCU design is fully static, stopping the external clock input will have the effect of halting the device while leaving all data intact. Upon restarting the external clock, the device will resume operation as if no time had elapsed.

#### FIGURE 4-2:

#### EXTERNAL CLOCK (EC) MODE OPERATION



# 6.0 TIMER1 MODULE WITH GATE CONTROL

The Timer1 module is a 16-bit timer/counter with the following features:

- 16-bit timer/counter register pair (TMR1H:TMR1L)
- · Programmable internal or external clock source
- 3-bit prescaler
- Optional LP oscillator
- Synchronous or asynchronous operation
- Timer1 gate (count enable) via comparator or  $\overline{T1G}$  pin
- Interrupt on overflow
- Wake-up on overflow (external clock, Asynchronous mode only)
- · Clock source for LCD module

Figure 6-1 is a block diagram of the Timer1 module.

### 6.1 Timer1 Operation

The Timer1 module is a 16-bit incrementing counter which is accessed through the TMR1H:TMR1L register pair. Writes to TMR1H or TMR1L directly update the counter.

When used with an internal clock source, the module is a timer. When used with an external clock source, the module can be used as either a timer or counter.

# 6.2 Clock Source Selection

The TMR1CS bit of the T1CON register is used to select the clock source. When TMR1CS = 0, the clock source is FOSC/4. When TMR1CS = 1, the clock source is supplied externally.

| Clock Source | TMR1CS |
|--------------|--------|
| Fosc/4       | 0      |
| T1CKI pin    | 1      |



# FIGURE 6-1: TIMER1 BLOCK DIAGRAM



## FIGURE 9-7: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)

![](_page_9_Figure_3.jpeg)

#### TABLE 9-6: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

| Name   | Bit 7  | Bit 6       | Bit 5       | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|--------|-------------|-------------|--------|--------|--------|--------|--------|----------------------|---------------------------------|
| INTCON | GIE    | PEIE        | T0IE        | INTE   | RBIE   | T0IF   | INTF   | RBIF   | x000 000x            | 0000 000x                       |
| LCDCON | LCDEN  | SLPEN       | WERR        | VLCDEN | CS1    | CS0    | LMUX1  | LMUX0  | 0001 0011            | 0001 0011                       |
| LCDSE1 | SE15   | SE14        | SE13        | SE12   | SE11   | SE10   | SE9    | SE8    | 0000 0000            | 0000 0000                       |
| PIE1   | EEIE   | ADIE        | RCIE        | TXIE   | SSPIE  | CCP1IE | TMR2IE | TMR1IE | 0000 0000            | 0000 0000                       |
| PIR1   | EEIF   | ADIF        | RCIF        | TXIF   | SSPIF  | CCP1IF | TMR2IF | TMR1IF | 0000 0000            | 0000 0000                       |
| RCSTA  | SPEN   | RX9         | SREN        | CREN   | ADDEN  | FERR   | OERR   | RX9D   | x000 000x            | x000 000x                       |
| SPBRG  | BRG7   | BRG6        | BRG5        | BRG4   | BRG3   | BRG2   | BRG1   | BRG0   | 0000 0000            | 0000 0000                       |
| SSPCON | WCOL   | SSPOV       | SSPEN       | CKP    | SSPM3  | SSPM2  | SSPM1  | SSPM0  | 0000 0000            | 0000 0000                       |
| TRISC  | TRISC7 | TRISC6      | TRISC5      | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 1111 1111            | 1111 1111                       |
| TXREG  | AUSART | Transmit Da | ata Registe | r      |        |        |        |        | 0000 0000            | 0000 0000                       |
| TXSTA  | CSRC   | TX9         | TXEN        | SYNC   | _      | BRGH   | TRMT   | TX9D   | 0000 -010            | 0000 -010                       |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Master Transmission.

### 9.3.1.4 Synchronous Master Reception

Data is received at the RX/DT pin. The RX/DT pin output driver is automatically disabled when the AUSART is configured for synchronous master receive operation.

In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCSTA register) or the Continuous Receive Enable bit (CREN of the RCSTA register).

When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence.

To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit of the PIR1 register is set and the character is automatically transferred to the two character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCREG. The RCIF bit remains set as long as there are un-read characters in the receive FIFO.

#### 9.3.1.5 Slave Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a slave receives the clock on the TX/CK line. The TX/CK pin output driver is automatically disabled when the device is configured for synchronous slave transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One data bit is transferred for each clock cycle. Only as many clock cycles should be received as there are data bits.

#### 9.3.1.6 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCREG is read to access the FIFO. When this happens the OERR bit of the RCSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear then the error is cleared by reading RCREG. If the overrun occurred when the CREN bit is set then the error condition is cleared by either clearing the CREN bit of the RCSTA register.

#### 9.3.1.7 Receiving 9-bit Characters

The AUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the AUSART will shift 9-bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth, and Most Significant, data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the 8 Least Significant bits from the RCREG.

Address detection in Synchronous modes is not supported, therefore the ADDEN bit of the RCSTA register must be cleared.

# 9.3.1.8 Synchronous Master Reception Set-up:

- 1. Initialize the SPBRG register for the appropriate baud rate. Set or clear the BRGH bit, as required, to achieve the desired baud rate.
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. Ensure bits CREN and SREN are clear.
- 4. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit reception is desired, set bit RX9.
- 6. Verify address detection is disabled by clearing the ADDEN bit of the RCSTA register.
- 7. Start reception by setting the SREN bit or for continuous reception, set the CREN bit.
- Interrupt flag bit RCIF of the PIR1 register will be set when reception of a character is complete. An interrupt will be generated if the RCIE interrupt enable bit of the PIE1 register was set.
- 9. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 10. Read the 8-bit received data by reading the RCREG register.
- 11. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the AUSART.

# 10.0 LIQUID CRYSTAL DISPLAY (LCD) DRIVER MODULE

The Liquid Crystal Display (LCD) driver module generates the timing control to drive a static or multiplexed LCD panel. In the PIC16F913/916 devices, the module drives the panels of up to four commons and up to 16 segments. In the PIC16F914/917 devices, the module drives the panels of up to four commons and up to 24 segments. In the PIC16F946 device, the module drives the panels of up to four commons and up to 42 segments. The LCD module also provides control of the LCD pixel data.

The LCD driver module supports:

- Direct driving of LCD panel
- Three LCD clock sources with selectable prescaler
- Up to four commons:
- Static (1 common)
- 1/2 multiplex (2 commons)
- 1/3 multiplex (3 commons)
- 1/4 multiplex (4 commons)
- Segments up to:
  - 16 (PIC16F913/916)
  - 24 (PIC16F914/917)
  - 42 (PIC16F946)
- Static, 1/2 or 1/3 LCD Bias

| Note: | COM3 and SEG15 share the same         |
|-------|---------------------------------------|
|       | physical pin on the PIC16F913/916,    |
|       | therefore SEG15 is not available when |
|       | using 1/4 multiplex displays.         |

## 10.1 LCD Registers

The module contains the following registers:

- LCD Control Register (LCDCON)
- LCD Phase Register (LCDPS)
- Up to 6 LCD Segment Enable Registers (LCDSEn)
- Up to 24 LCD Data Registers (LCDDATA)

#### TABLE 10-1: LCD SEGMENT AND DATA REGISTERS

| Dovice        | # of LCD Registers |      |  |  |  |
|---------------|--------------------|------|--|--|--|
| Device        | Segment Enable     | Data |  |  |  |
| PIC16F913/916 | 2                  | 8    |  |  |  |
| PIC16F914/917 | 3                  | 12   |  |  |  |
| PIC16F946     | 6                  | 24   |  |  |  |

The LCDCON register (Register 10-1) controls the operation of the LCD driver module. The LCDPS register (Register 10-2) configures the LCD clock source prescaler and the type of waveform; Type-A or Type-B. The LCDSE registers (Register 10-3) configure the functions of the port pins.

The following LCDSE registers are available:

| • | LCDSE0 | SE<7:0>                  |
|---|--------|--------------------------|
| • | LCDSE1 | SE<15:8>                 |
| • | LCDSE2 | SE<23:16> <sup>(1)</sup> |
| • | LCDSE3 | SE<31:24> <sup>(2)</sup> |
| • | LCDSE4 | SE<39:32> <sup>(2)</sup> |
| • | LCDSE5 | SE<41:40> <sup>(2)</sup> |

| Note 1: | PIC16F914/917 and PIC16F946 only. |
|---------|-----------------------------------|
| 2:      | PIC16F946 only.                   |
|         |                                   |

Once the module is initialized for the LCD panel, the individual bits of the LCDDATA<11:0> registers are cleared/set to represent a clear/dark pixel, respectively:

| • | LCDDATA0  | SEG<7:0>COM0   |
|---|-----------|----------------|
| • | LCDDATA1  | SEG<15:8>COM0  |
| • | LCDDATA2  | SEG<23:16>COM0 |
| • | LCDDATA3  | SEG<7:0>COM1   |
| • | LCDDATA4  | SEG<15:8>COM1  |
| • | LCDDATA5  | SEG<23:16>COM1 |
| • | LCDDATA6  | SEG<7:0>COM2   |
| • | LCDDATA7  | SEG<15:8>COM2  |
| • | LCDDATA8  | SEG<23:16>COM2 |
| • | LCDDATA9  | SEG<7:0>COM3   |
| • | LCDDATA10 | SEG<15:8>COM3  |
| • | LCDDATA11 | SEG<23:16>COM3 |
|   |           |                |

The following additional registers are available on the PIC16F946 only:

| • | LCDDATA1 | 2 SE(  | G<31:2 | 24>COM0 |    |
|---|----------|--------|--------|---------|----|
| • | LCDDATA1 | 3 SEC  | G<39:3 | 32>COM0 |    |
| • | LCDDATA1 | 4 SE0  | G<41:4 | 0>COM0  |    |
| • | LCDDATA1 | 5 SEC  | G<31:2 | 24>COM1 |    |
| • | LCDDATA1 | 6 SE(  | G<39:3 | 32>COM1 |    |
| • | LCDDATA1 | 7 SEC  | G<41:4 | 0>COM1  |    |
| • | LCDDATA1 | 8 SE(  | G<31:2 | 24>COM2 |    |
| • | LCDDATA1 | 9 SEC  | G<39:3 | 32>COM2 |    |
| • | LCDDATA2 | 0 SEC  | G<41:4 | 0>COM2  |    |
| • | LCDDATA2 | 1 SEC  | G<31:2 | 24>COM3 |    |
| • | LCDDATA2 | 2 SE0  | G<39:3 | 32>COM3 |    |
| • | LCDDATA2 | 3 SE0  | G<41:4 | 0>COM3  |    |
| A | s an ex  | ample. | LCE    | DATAx   | is |

As an example, LCDDATAx is detailed in Register 10-4.

Once the module is configured, the LCDEN bit of the LCDCON register is used to enable or disable the LCD module. The LCD panel can also operate during Sleep by clearing the SLPEN bit of the LCDCON register.

| Note: | The LCDDATA2, LCDDATA5, LCDDATA8 |  |  |  |  |  |  |  |  |  |  |
|-------|----------------------------------|--|--|--|--|--|--|--|--|--|--|
|       | and LCDDATA11 registers are not  |  |  |  |  |  |  |  |  |  |  |
|       | implemented in the PIC16F913/916 |  |  |  |  |  |  |  |  |  |  |
|       | devices.                         |  |  |  |  |  |  |  |  |  |  |

![](_page_12_Figure_1.jpeg)

![](_page_13_Figure_1.jpeg)

© 2007 Microchip Technology Inc.

# 13.1.4 READING THE FLASH PROGRAM MEMORY

To read a program memory location, the user must write two bytes of the address to the EEADRL and EEADRH registers, set the EEPGD control bit, and then set control bit RD of the EECON1 register. Once the read control bit is set, the program memory Flash controller will use the second instruction cycle to read the data. This causes the second instruction immediately following the "BSF EECON1, RD" instruction to be ignored. The data is available in the very next cycle, in the EEDATL and EEDATH registers; therefore, it can be read as two bytes in the following instructions. EEDATL and EEDATH registers will hold this value until another read or until it is written to by the user (during a write operation).

- Note 1: The two instructions following a program memory read are required to be NOP's. This prevents the user from executing a two-cycle instruction on the next instruction after the RD bit is set.
  - If the WR bit is set when EEPGD = 1, the WR bit will be immediately reset to '0' and no operation will take place.

#### EXAMPLE 13-3: FLASH PROGRAM READ

```
BANKSEL EEADRL
       MOVLW MS PROG EE ADDR;
             EEADRH
       MOVWE
                      ;MS Byte of Program Address to read
       MOVLW LS PROG EE ADDR;
                         ;LS Byte of Program Address to read
       MOVWF EEADRL
       BANKSEL EECON1
                             ;
       BSF EECON1, EEPGD ; Point to PROGRAM memory
               EECON1, RD
                             ;EE Read
       BSF
Required
       NOP
       NOP
                              ;Any instructions here are ignored as program
                              ;memory is read in second cycle after BSF
       BANKSEL EEDATL
                              ;
       MOVF
               EEDATL, W
                             ;W = LS Byte of EEPROM Data program
       MOVWF
               DATAL
                             ;
       MOVE
               EEDATH, W
                              ;W = MS Byte of EEPROM Data program
       MOVWF
               DATAH
                              ;
```

### 14.8 Sleep Operation

In Master mode, all module clocks are halted and the transmission/reception will remain in that state until the device wakes from Sleep. After the device returns to Normal mode, the module will continue to transmit/receive data.

In Slave mode, the SPI Transmit/Receive Shift register operates asynchronously to the device. This allows the device to be placed in Sleep mode and data to be shifted into the SPI Transmit/Receive Shift register. When all 8 bits have been received, the SSP interrupt flag bit will be set and if enabled, will wake the device from Sleep.

### 14.9 Effects of a Reset

A Reset disables the SSP module and terminates the current transfer.

#### 14.10 Bus Mode Compatibility

Table 14-1 shows the compatibility between the standard SPI modes and the states of the CKP and CKE control bits.

TABLE 14-1: SPI BUS MODES

| Standard SPI Mode | Control Bits State |     |  |  |  |
|-------------------|--------------------|-----|--|--|--|
| Terminology       | СКР                | CKE |  |  |  |
| 0,0               | 0                  | 1   |  |  |  |
| 0,1               | 0                  | 0   |  |  |  |
| 1,0               | 1                  | 1   |  |  |  |
| 1,1               | 1                  | 0   |  |  |  |

There is also a SMP bit which controls when the data is sampled.

| Name    | Bit 7     | Bit 6        | Bit 5        | Bit 4        | Bit 3       | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on all other Resets |
|---------|-----------|--------------|--------------|--------------|-------------|--------|--------|--------|----------------------|---------------------------|
| INTCON  | GIE       | PEIE         | T0IE         | INTE         | RBIE        | T0IF   | INTF   | RBIF   | 0000 000x            | 0000 000x                 |
| LCDCON  | LCDEN     | SLPEN        | WERR         | VLCDEN       | CS1         | CS0    | LMUX1  | LMUX0  | 0001 0011            | 0001 0011                 |
| LCDSE0  | SE7       | SE6          | SE5          | SE4          | SE3         | SE2    | SE1    | SE0    | 0000 0000            | 0000 0000                 |
| LCDSE1  | SE15      | SE14         | SE13         | SE12         | SE11        | SE10   | SE9    | SE8    | 0000 0000            | 0000 0000                 |
| PIE1    | EEIE      | ADIE         | RCIE         | TXIE         | SSPIE       | CCP1IE | TMR2IE | TMR1IE | 0000 0000            | 0000 0000                 |
| PIR1    | EEIF      | ADIF         | RCIF         | TXIF         | SSPIF       | CCP1IF | TMR2IF | TMR1IF | 0000 0000            | 0000 0000                 |
| RCSTA   | SPEN      | RX9          | SREN         | CREN         | ADDEN       | FERR   | OERR   | RX9D   | x000 0000x           | x000 000x                 |
| SSPBUF  | Synchrono | ous Serial F | Port Receive | e Buffer/Tra | insmit Regi | ster   |        |        | xxxx xxxx            | uuuu uuuu                 |
| SSPCON  | WCOL      | SSPOV        | SSPEN        | CKP          | SSPM3       | SSPM2  | SSPM1  | SSPM0  | 0000 0000            | 0000 0000                 |
| SSPSTAT | SMP       | CKE          | D/A          | Р            | S           | R/W    | UA     | BF     | 0000 0000            | 0000 0000                 |
| TRISA   | TRISA7    | TRISA6       | TRISA5       | TRISA4       | TRISA3      | TRISA2 | TRISA1 | TRISA0 | 1111 1111            | 1111 1111                 |
| TRISC   | TRISC7    | TRISC6       | TRISC5       | TRISC4       | TRISC3      | TRISC2 | TRISC1 | TRISC0 | 1111 1111            | 1111 1111                 |

 TABLE 14-2:
 SUMMARY OF REGISTERS ASSOCIATED WITH SPI OPERATION

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the SSP in SPI mode.

## 16.2.6 TIME-OUT SEQUENCE

On power-up, the time-out sequence is as follows: first, PWRT time-out is invoked after POR has expired, then OST is activated after the PWRT time-out has expired. The total time-out will vary based on oscillator configuration and PWRTE bit status. For example, in EC mode with PWRTE bit erased (PWRT disabled), there will be no time-out at all. Figure 16-4, Figure 16-5 and Figure 16-6 depict time-out sequences. The device can execute code from the INTOSC while OST is active, by enabling Two-Speed Start-up or Fail-Safe Monitor (see Section 4.7.2 "Two-Speed Start-up Sequence" and Section 4.8 "Fail-Safe Clock Monitor").

Since the time-outs occur from the POR pulse, if  $\overline{\text{MCLR}}$  is kept low long enough, the time-outs will expire. Then, bringing  $\overline{\text{MCLR}}$  high will begin execution immediately (see Figure 16-5). This is useful for testing purposes or to synchronize more than one PIC16F91X/946 device operating in parallel.

Table 16-5 shows the Reset conditions for some special registers, while Table 16-5 shows the Reset conditions for all the registers.

#### 16.2.7 POWER CONTROL (PCON) REGISTER

The Power Control (PCON) register (address 8Eh) has two Status bits to indicate what type of Reset that last occurred.

Bit 0 is  $\overline{\text{BOR}}$  (Brown-out Reset).  $\overline{\text{BOR}}$  is unknown on Power-on Reset. It must then be set by the user and checked on subsequent Resets to see if  $\overline{\text{BOR}} = 0$ , indicating that a Brown-out has occurred. The  $\overline{\text{BOR}}$ Status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (BOREN<1:0> = 00 in the Configuration Word register).

Bit 1 is POR (Power-on Reset). It is a '0' on Power-on Reset and unaffected otherwise. The user must write a '1' to this bit following a Power-on Reset. On a subsequent Reset, if POR is '0', it will indicate that a Power-on Reset has occurred (i.e., VDD may have gone too low).

For more information, see **Section 16.2.4** "**Brown-Out Reset (BOR)**".

| Oscillator Configuration  | Powe                   | er-up       | Brown-o                | Wake-up from |             |
|---------------------------|------------------------|-------------|------------------------|--------------|-------------|
|                           | <b>PWRTE</b> = 0       | PWRTE = 1   | <b>PWRTE</b> = 0       | PWRTE = 1    | Sleep       |
| XT, HS, LP <sup>(1)</sup> | TPWRT + 1024 •<br>Tosc | 1024 • Tosc | TPWRT + 1024 •<br>Tosc | 1024 • Tosc  | 1024 • Tosc |
| RC, EC, INTOSC            | TPWRT                  | _           | TPWRT                  | _            | —           |

#### TABLE 16-1: TIME-OUT IN VARIOUS SITUATIONS

Note 1: LP mode with T1OSC disabled.

## TABLE 16-2: PCON BITS AND THEIR SIGNIFICANCE

| POR | BOR | то | PD | Condition                          |
|-----|-----|----|----|------------------------------------|
| 0   | u   | 1  | 1  | Power-on Reset                     |
| 1   | 0   | 1  | 1  | Brown-out Reset                    |
| u   | u   | 0  | u  | WDT Reset                          |
| u   | u   | 0  | 0  | WDT Wake-up                        |
| u   | u   | u  | u  | MCLR Reset during normal operation |
| u   | u   | 1  | 0  | MCLR Reset during Sleep            |

**Legend:** u = unchanged, x = unknown

## TABLE 16-3: SUMMARY OF REGISTERS ASSOCIATED WITH BROWN-OUT

| Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets <sup>(1)</sup> |
|--------|-------|-------|-------|--------|-------|-------|-------|-------|----------------------|------------------------------------------------|
| STATUS | IRP   | RP1   | RP0   | TO     | PD    | Z     | DC    | С     | 0001 1xxx            | 000q quuu                                      |
| PCON   | _     | _     | _     | SBOREN | _     | _     | POR   | BOR   | 01qq                 | Ouuu                                           |

Legend: u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition. Shaded cells are not used by BOR.

Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation.

| SUBWF Subtract W from f   |                                                                                                                                                                                            |            |  |  |  |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--|
| Syntax:                   | [label] SU                                                                                                                                                                                 | JBWF f,d   |  |  |  |
| Operands:                 | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                         |            |  |  |  |
| Operation:                | (f) - (W) $\rightarrow$ (destination)                                                                                                                                                      |            |  |  |  |
| Status Affected: C, DC, Z |                                                                                                                                                                                            |            |  |  |  |
| Description:              | Subtract (2's complement method)<br>W register from register 'f'. If 'd' is<br>'0', the result is stored in the W<br>register. If 'd' is '1', the result is<br>stored back in register 'f. |            |  |  |  |
|                           | C = 0                                                                                                                                                                                      | W > f      |  |  |  |
|                           | C = 1                                                                                                                                                                                      | $W \leq f$ |  |  |  |

DC = 0

DC = 1

W<3:0> > f<3:0> W<3:0> ≤ f<3:0>

| XORLW            | Exclusive OR literal with W                                                                                                |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                                   |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                          |  |  |  |  |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                              |  |  |  |  |
| Status Affected: | Z                                                                                                                          |  |  |  |  |
| Description:     | The contents of the W register<br>are XOR'ed with the eight-bit<br>literal 'k'. The result is placed in<br>the W register. |  |  |  |  |

| SWAPF            | Swap Nibbles in f                                                                                                                                                      |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] SWAPF f,d                                                                                                                                             |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                        |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$                                                                                |
| Status Affected: | None                                                                                                                                                                   |
| Description:     | The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in register 'f'. |

| XORWF            | Exclusive OR W with f                                                                                                                                                           |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORWF f,d                                                                                                                                                      |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in \ensuremath{\left[0,1\right]} \end{array}$                                                                                         |  |  |  |  |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                       |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                               |  |  |  |  |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |  |  |  |  |

#### **TABLE 19-6**: **COMPARATOR SPECIFICATIONS**

| Standard  | Operating | Conditions | (unless | otherwise stated) |  |
|-----------|-----------|------------|---------|-------------------|--|
| otuniaura | oporating | oonantiono | (annooo |                   |  |

| Operating Temperature | $-40^{\circ}C \le TA \le +125^{\circ}C$ |
|-----------------------|-----------------------------------------|
|-----------------------|-----------------------------------------|

| Operating Lemperature $-40^{\circ}C \le IA \le +125^{\circ}C$ |         |                                           |         |      |       |           |       |               |  |
|---------------------------------------------------------------|---------|-------------------------------------------|---------|------|-------|-----------|-------|---------------|--|
| Param<br>No.                                                  | Symbol  | Characteristics                           |         | Min. | Тур†  | Max.      | Units | Comments      |  |
| CM01                                                          | Vos     | Input Offset Voltage                      |         | _    | ± 5.0 | ± 10      | mV    | (VDD - 1.5)/2 |  |
| CM02                                                          | Vсм     | Input Common Mode Voltage                 |         | 0    | _     | Vdd - 1.5 | V     |               |  |
| CM03*                                                         | CMRR    | Common Mode Rejection Ratio               |         | +55  |       |           | dB    |               |  |
| CM04*                                                         | Trt     | Response Time                             | Falling |      | 150   | 600       | ns    | (NOTE 1)      |  |
|                                                               |         |                                           | Rising  | —    | 200   | 1000      | ns    |               |  |
| CM05*                                                         | Тмс2coV | Comparator Mode Change to<br>Output Valid |         |      |       | 10        | μs    |               |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Response time is measured with one comparator input at (VDD - 1.5)/2 - 100 mV to (VDD - 1.5)/2 + 20 mV.

#### TABLE 19-7: COMPARATOR VOLTAGE REFERENCE (CVREF) SPECIFICATIONS

| Standard Operating Co | nditions (unless otherwise stated) |
|-----------------------|------------------------------------|
| Operating temperature | -40°C < Ta < +125°C                |

| Param<br>No. | Symbol | Characteristics              | Min. | Тур†             | Max.           | Units      | Comments                                    |  |  |
|--------------|--------|------------------------------|------|------------------|----------------|------------|---------------------------------------------|--|--|
| CV01*        | CLSB   | Step Size <sup>(2)</sup>     | —    | Vdd/24<br>Vdd/32 |                | V<br>V     | Low Range (VRR = 1)<br>High Range (VRR = 0) |  |  |
| CV02*        | CACC   | Absolute Accuracy            | _    |                  | ± 1/2<br>± 1/2 | LSb<br>LSb | Low Range (VRR = 1)<br>High Range (VRR = 0) |  |  |
| CV03*        | CR     | Unit Resistor Value (R)      | —    | 2k               |                | Ω          |                                             |  |  |
| CV04*        | CST    | Settling Time <sup>(1)</sup> |      | _                | 10             | μs         |                                             |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** Settling time measured while VRR = 1 and VR<3:0> transitions from '0000' to '1111'.

2: See Section 8.10 "Comparator Voltage Reference" for more information.

#### FIGURE 19-13: CAPTURE/COMPARE/PWM TIMINGS

![](_page_19_Figure_2.jpeg)

# TABLE 19-12: CAPTURE/COMPARE/PWM (CCP) REQUIREMENTS

| Param.<br>No. | Sym. | Characteristic        |                  |          | Min.                  | Тур† | Max. | Units | Conditions                        |
|---------------|------|-----------------------|------------------|----------|-----------------------|------|------|-------|-----------------------------------|
| 50*           | TccL | CCPx                  | No Prescaler     |          | 0.5Tcy + 5            | —    | —    | ns    |                                   |
|               |      | input low time        | With Prescaler   | 3.0-5.5V | 10                    | —    | —    | ns    |                                   |
|               |      |                       |                  | 2.0-5.5V | 20                    | —    |      | ns    |                                   |
| 51*           | TccH | CCPx                  | CPx No Prescaler |          | 0.5Tcy + 5            | —    | _    | ns    |                                   |
|               | ing  | input high time       | With Prescaler   | 3.0-5.5V | 10                    | —    | _    | ns    |                                   |
|               |      |                       |                  | 2.0-5.5V | 20                    | —    | _    | ns    |                                   |
| 52*           | TCCP | CCPx input period     |                  |          | <u>3Tcy + 40</u><br>N | _    | _    | ns    | N = prescale<br>value (1,4 or 16) |
| 53*           | TccR | CCPx output fall time |                  | 3.0-5.5V | —                     | 10   | 25   | ns    |                                   |
|               |      |                       |                  | 2.0-5.5V | _                     | 25   | 50   | ns    |                                   |
| 54*           | TccF | CCPx output fall time |                  | 3.0-5.5V | _                     | 10   | 25   | ns    |                                   |
|               |      |                       |                  | 2.0-5.5V | _                     | 25   | 45   | ns    |                                   |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

#### 28-Lead Plastic Small Outline (SO) – Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

![](_page_20_Figure_3.jpeg)

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-052B