# E·XFL

# Altera - EP20K1000EFC33-2X Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Active                                                         |
| Number of LABs/CLBs            | -                                                              |
| Number of Logic Elements/Cells | -                                                              |
| Total RAM Bits                 | -                                                              |
| Number of I/O                  | 708                                                            |
| Number of Gates                | -                                                              |
| Voltage - Supply               | 1.71V ~ 1.89V                                                  |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                |
| Package / Case                 | 1020-BBGA                                                      |
| Supplier Device Package        | 1020-FBGA (33x33)                                              |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k1000efc33-2x |
|                                |                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# General Description

APEX<sup>™</sup> 20K devices are the first PLDs designed with the MultiCore architecture, which combines the strengths of LUT-based and productterm-based devices with an enhanced memory structure. LUT-based logic provides optimized performance and efficiency for data-path, registerintensive, mathematical, or digital signal processing (DSP) designs. Product-term-based logic is optimized for complex combinatorial paths, such as complex state machines. LUT- and product-term-based logic combined with memory functions and a wide variety of MegaCore and AMPP functions make the APEX 20K device architecture uniquely suited for system-on-a-programmable-chip designs. Applications historically requiring a combination of LUT-, product-term-, and memory-based devices can now be integrated into one APEX 20K device.

APEX 20KE devices are a superset of APEX 20K devices and include additional features such as advanced I/O standard support, CAM, additional global clocks, and enhanced ClockLock clock circuitry. In addition, APEX 20KE devices extend the APEX 20K family to 1.5 million gates. APEX 20KE devices are denoted with an "E" suffix in the device name (e.g., the EP20K1000E device is an APEX 20KE device). Table 8 compares the features included in APEX 20K and APEX 20KE devices.

# **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB.

APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.







Figure 10. FastTrack Connection to Local Interconnect

APEX 20KE devices include an enhanced IOE, which drives the FastRow interconnect. The FastRow interconnect connects a column I/O pin directly to the LAB local interconnect within two MegaLAB structures. This feature provides fast setup times for pins that drive high fan-outs with complex logic, such as PCI designs. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The APEX 20KE IOE also includes direct support for open-drain operation, giving faster clock-to-output for open-drain signals. Some programmable delays in the APEX 20KE IOE offer multiple levels of delay to fine-tune setup and hold time requirements. The Quartus II software compiler can set these delays automatically to minimize setup time while providing a zero hold time.

Table 11 describes the APEX 20KE programmable delays and their logic options in the Quartus II software.

| Table 11. APEX 20KE Programmable Delay Chains |                                         |  |  |  |  |  |  |
|-----------------------------------------------|-----------------------------------------|--|--|--|--|--|--|
| Programmable Delays                           | Quartus II Logic Option                 |  |  |  |  |  |  |
| Input Pin to Core Delay                       | Decrease input delay to internal cells  |  |  |  |  |  |  |
| Input Pin to Input Register Delay             | Decrease input delay to input registers |  |  |  |  |  |  |
| Core to Output Register Delay                 | Decrease input delay to output register |  |  |  |  |  |  |
| Output Register <b>t<sub>CO</sub></b> Delay   | Increase delay to output pin            |  |  |  |  |  |  |
| Clock Enable Delay                            | Increase clock enable delay             |  |  |  |  |  |  |

The register in the APEX 20KE IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, an asynchronous preset can control the register. Figure 26 shows how fast bidirectional I/O pins are implemented in APEX 20KE devices. This feature is useful for cases where the APEX 20KE device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.



#### Figure 29. APEX 20KE I/O Banks

#### Notes to Figure 29:

- For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE Devices).
- (2) If the LVDS input and output blocks are not used for LVDS, they can support all of the I/O standards and can be used as input, output, or bidirectional pins with V<sub>CCIO</sub> set to 3.3 V, 2.5 V, or 1.8 V.

## Power Sequencing & Hot Socketing

Because APEX 20K and APEX 20KE devices can be used in a mixedvoltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the  $V_{CCIO}$  and  $V_{CCINT}$  power supplies may be powered in any order.

For more information, please refer to the "Power Sequencing Considerations" section in the *Configuring APEX 20KE & APEX 20KC Devices* chapter of the *Configuration Devices Handbook*.

Signals can be driven into APEX 20K devices before and during power-up without damaging the device. In addition, APEX 20K devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20K and APEX 20KE devices operate as specified by the user.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used.

| Table 14. Multiplication Factor Combinations |         |  |  |  |  |
|----------------------------------------------|---------|--|--|--|--|
| Clock 1                                      | Clock 2 |  |  |  |  |
| ×1                                           | ×1      |  |  |  |  |
| ×1, ×2                                       | ×2      |  |  |  |  |
| ×1, ×2, ×4                                   | ×4      |  |  |  |  |

# APEX 20KE ClockLock Feature

APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs.

The following sections describe some of the features offered by the APEX 20KE PLLs.

## External PLL Feedback

The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM.

## Clock Multiplication

The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$  or  $m/(n \times v)$ , where *m* and *k* range from 2 to 160, and *n* and *v* range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.

#### Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

### LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

#### Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

# ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.

For more information on ClockLock and ClockBoost circuitry, see Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices.



Figure 30. Specifications for the Incoming & Generated Clocks Note (1)

#### Note to Figure 30:

(1) The tI parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period.

Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices.

| Table 15. A                  | PEX 20K ClockLock & ClockBoost Parameters for -1 3                                                                             | Speed-Grade | Devices (Part 1 d | of 2) |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------|-------|
| Symbol                       | Parameter                                                                                                                      | Min         | Max               | Unit  |
| f <sub>OUT</sub>             | Output frequency                                                                                                               | 25          | 180               | MHz   |
| f <sub>CLK1</sub> <i>(1)</i> | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                        | 25          | 180 (1)           | MHz   |
| f <sub>CLK2</sub>            | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                        | 16          | 90                | MHz   |
| f <sub>CLK4</sub>            | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                        | 10          | 48                | MHz   |
| t <sub>outduty</sub>         | Duty cycle for ClockLock/ClockBoost-generated<br>clock                                                                         | 40          | 60                | %     |
| f <sub>CLKDEV</sub>          | Input deviation from user specification in the<br>Quartus II software (ClockBoost clock<br>multiplication factor equals 1) (2) |             | 25,000 (3)        | PPM   |
| t <sub>R</sub>               | Input rise time                                                                                                                |             | 5                 | ns    |
| t <sub>F</sub>               | Input fall time                                                                                                                |             | 5                 | ns    |
| t <sub>LOCK</sub>            | Time required for ClockLock/ClockBoost to acquire lock (4)                                                                     |             | 10                | μs    |

٦

| Table 18. /     | APEX 20KE Clock Input & ( | Output Parameters  | (Part 2 | of 2) Note      | e (1) |                 |     |
|-----------------|---------------------------|--------------------|---------|-----------------|-------|-----------------|-----|
| Symbol          | Parameter                 | I/O Standard       | -1X Spe | -1X Speed Grade |       | -2X Speed Grade |     |
|                 |                           |                    | Min     | Max             | Min   | Max             |     |
| f <sub>IN</sub> | Input clock frequency     | 3.3-V LVTTL        | 1.5     | 290             | 1.5   | 257             | MHz |
|                 |                           | 2.5-V LVTTL        | 1.5     | 281             | 1.5   | 250             | MHz |
|                 |                           | 1.8-V LVTTL        | 1.5     | 272             | 1.5   | 243             | MHz |
|                 |                           | GTL+               | 1.5     | 303             | 1.5   | 261             | MHz |
|                 |                           | SSTL-2 Class<br>I  | 1.5     | 291             | 1.5   | 253             | MHz |
|                 |                           | SSTL-2 Class<br>II | 1.5     | 291             | 1.5   | 253             | MHz |
|                 |                           | SSTL-3 Class<br>I  | 1.5     | 300             | 1.5   | 260             | MHz |
|                 |                           | SSTL-3 Class<br>II | 1.5     | 300             | 1.5   | 260             | MHz |
|                 |                           | LVDS               | 1.5     | 420             | 1.5   | 350             | MHz |

#### Notes to Tables 17 and 18:

 All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.

- (2) The maximum lock time is 40 µs or 2000 input clock cycles, whichever occurs first.
- (3) Before configuration, the PLL circuits are disable and powered down. During configuration, the PLLs are still disabled. The PLLs begin to lock once the device is in the user mode. If the clock enable feature is used, lock begins once the CLKLK\_ENA pin goes high in user mode.
- (4) The PLL VCO operating range is 200 MHz ð f<sub>VCO</sub> ð 840 MHz for LVDS mode.

# SignalTap Embedded Logic Analyzer

APEX 20K devices include device enhancements to support the SignalTap embedded logic analyzer. By including this circuitry, the APEX 20K device provides the ability to monitor design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages such as FineLine BGA packages because adding a connection to a pin during the debugging process can be difficult after a board is designed and manufactured. All specifications are always representative of worst-case supply voltage and junction temperature conditions. All output-pin-timing specifications are reported for maximum driver strength.

Figure 36 shows the  $f_{MAX}$  timing model for APEX 20K devices.



Figure 37 shows the  $f_{MAX}$  timing model for APEX 20KE devices. These parameters can be used to estimate  $f_{MAX}$  for multiple levels of logic. Quartus II software timing analysis should be used for more accurate timing information.

| Symbol                  | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |    |  |
|-------------------------|---------|----------------|-----|----------------|-----|----------------|----|--|
|                         | Min     | Max            | Min | Max            | Min | Max            |    |  |
| t <sub>SU</sub>         | 0.1     |                | 0.3 |                | 0.6 |                | ns |  |
| t <sub>H</sub>          | 0.5     |                | 0.8 |                | 0.9 |                | ns |  |
| t <sub>CO</sub>         |         | 0.1            |     | 0.4            |     | 0.6            | ns |  |
| t <sub>LUT</sub>        |         | 1.0            |     | 1.2            |     | 1.4            | ns |  |
| t <sub>ESBRC</sub>      |         | 1.7            |     | 2.1            |     | 2.4            | ns |  |
| t <sub>ESBWC</sub>      |         | 5.7            |     | 6.9            |     | 8.1            | ns |  |
| t <sub>ESBWESU</sub>    | 3.3     |                | 3.9 |                | 4.6 |                | ns |  |
| t <sub>ESBDATASU</sub>  | 2.2     |                | 2.7 |                | 3.1 |                | ns |  |
| t <sub>ESBDATAH</sub>   | 0.6     |                | 0.8 |                | 0.9 |                | ns |  |
| t <sub>ESBADDRSU</sub>  | 2.4     |                | 2.9 |                | 3.3 |                | ns |  |
| t <sub>ESBDATACO1</sub> |         | 1.3            |     | 1.6            |     | 1.8            | ns |  |
| t <sub>ESBDATACO2</sub> |         | 2.5            |     | 3.1            |     | 3.6            | ns |  |
| t <sub>ESBDD</sub>      |         | 2.5            |     | 3.3            |     | 3.6            | ns |  |
| t <sub>PD</sub>         |         | 2.5            |     | 3.1            |     | 3.6            | ns |  |
| t <sub>PTERMSU</sub>    | 1.7     |                | 2.1 |                | 2.4 |                | ns |  |
| t <sub>PTERMCO</sub>    |         | 1.0            |     | 1.2            |     | 1.4            | ns |  |
| t <sub>F1-4</sub>       |         | 0.4            |     | 0.5            |     | 0.6            | ns |  |
| t <sub>F5-20</sub>      |         | 2.6            |     | 2.8            |     | 2.9            | ns |  |
| t <sub>F20+</sub>       |         | 3.7            |     | 3.8            |     | 3.9            | ns |  |
| t <sub>CH</sub>         | 2.0     |                | 2.5 |                | 3.0 |                | ns |  |
| t <sub>CL</sub>         | 2.0     |                | 2.5 |                | 3.0 |                | ns |  |
| t <sub>CLRP</sub>       | 0.5     |                | 0.6 |                | 0.8 |                | ns |  |
| t <sub>PREP</sub>       | 0.5     |                | 0.5 |                | 0.5 |                | ns |  |
| t <sub>ESBCH</sub>      | 2.0     |                | 2.5 |                | 3.0 |                | ns |  |
| t <sub>ESBCL</sub>      | 2.0     |                | 2.5 |                | 3.0 |                | ns |  |
| t <sub>ESBWP</sub>      | 1.5     |                | 1.9 |                | 2.2 |                | ns |  |
| t <sub>ESBRP</sub>      | 1.0     |                | 1.2 |                | 1.4 |                | ns |  |

Tables 43 through 48 show the I/O external and external bidirectional timing parameter values for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Table 50. EP20k         | Table 50. EP20K30E f <sub>MAX</sub> ESB Timing Microparameters |      |      |      |      |      |    |  |  |  |  |
|-------------------------|----------------------------------------------------------------|------|------|------|------|------|----|--|--|--|--|
| Symbol                  |                                                                | -1   |      | -2   | -    | -3   |    |  |  |  |  |
|                         | Min                                                            | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |
| t <sub>ESBARC</sub>     |                                                                | 2.03 |      | 2.86 |      | 4.24 | ns |  |  |  |  |
| t <sub>ESBSRC</sub>     |                                                                | 2.58 |      | 3.49 |      | 5.02 | ns |  |  |  |  |
| t <sub>ESBAWC</sub>     |                                                                | 3.88 |      | 5.45 |      | 8.08 | ns |  |  |  |  |
| t <sub>ESBSWC</sub>     |                                                                | 4.08 |      | 5.35 |      | 7.48 | ns |  |  |  |  |
| t <sub>ESBWASU</sub>    | 1.77                                                           |      | 2.49 |      | 3.68 |      | ns |  |  |  |  |
| t <sub>ESBWAH</sub>     | 0.00                                                           |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |
| t <sub>ESBWDSU</sub>    | 1.95                                                           |      | 2.74 |      | 4.05 |      | ns |  |  |  |  |
| t <sub>ESBWDH</sub>     | 0.00                                                           |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |
| t <sub>ESBRASU</sub>    | 1.96                                                           |      | 2.75 |      | 4.07 |      | ns |  |  |  |  |
| t <sub>ESBRAH</sub>     | 0.00                                                           |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |
| t <sub>ESBWESU</sub>    | 1.80                                                           |      | 2.73 |      | 4.28 |      | ns |  |  |  |  |
| t <sub>ESBWEH</sub>     | 0.00                                                           |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |
| t <sub>ESBDATASU</sub>  | 0.07                                                           |      | 0.48 |      | 1.17 |      | ns |  |  |  |  |
| t <sub>ESBDATAH</sub>   | 0.13                                                           |      | 0.13 |      | 0.13 |      | ns |  |  |  |  |
| t <sub>ESBWADDRSU</sub> | 0.30                                                           |      | 0.80 |      | 1.64 |      | ns |  |  |  |  |
| t <sub>ESBRADDRSU</sub> | 0.37                                                           |      | 0.90 |      | 1.78 |      | ns |  |  |  |  |
| t <sub>ESBDATACO1</sub> |                                                                | 1.11 |      | 1.32 |      | 1.67 | ns |  |  |  |  |
| t <sub>ESBDATACO2</sub> |                                                                | 2.65 |      | 3.73 |      | 5.53 | ns |  |  |  |  |
| t <sub>ESBDD</sub>      |                                                                | 3.88 |      | 5.45 |      | 8.08 | ns |  |  |  |  |
| t <sub>PD</sub>         |                                                                | 1.91 |      | 2.69 |      | 3.98 | ns |  |  |  |  |
| t <sub>PTERMSU</sub>    | 1.04                                                           |      | 1.71 |      | 2.82 |      | ns |  |  |  |  |
| t <sub>PTERMCO</sub>    |                                                                | 1.13 |      | 1.34 |      | 1.69 | ns |  |  |  |  |

# Table 51. EP20K30E f<sub>MAX</sub> Routing Delays

| Symbol             | -1  |      | -1 -2 |      | -2  | -3   |    | Unit |
|--------------------|-----|------|-------|------|-----|------|----|------|
|                    | Min | Max  | Min   | Max  | Min | Max  |    |      |
| t <sub>F1-4</sub>  |     | 0.24 |       | 0.27 |     | 0.31 | ns |      |
| t <sub>F5-20</sub> |     | 1.03 |       | 1.14 |     | 1.30 | ns |      |
| t <sub>F20+</sub>  |     | 1.42 |       | 1.54 |     | 1.77 | ns |      |

| Table 60. EP20K60E External Bidirectional Timing Parameters |      |      |      |      |      |      |    |  |  |  |  |
|-------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|--|
| Symbol                                                      | -    | 1    | -:   | 2    | -    | Unit |    |  |  |  |  |
|                                                             | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |
| t <sub>insubidir</sub>                                      | 2.77 |      | 2.91 |      | 3.11 |      | ns |  |  |  |  |
| t <sub>inhbidir</sub>                                       | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |
| t <sub>outcobidir</sub>                                     | 2.00 | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns |  |  |  |  |
| t <sub>xzbidir</sub>                                        |      | 6.47 |      | 7.44 |      | 8.65 | ns |  |  |  |  |
| t <sub>zxbidir</sub>                                        |      | 6.47 |      | 7.44 |      | 8.65 | ns |  |  |  |  |
| t <sub>insubidirpll</sub>                                   | 3.44 |      | 3.24 |      | -    |      | ns |  |  |  |  |
| t <sub>inhbidirpll</sub>                                    | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |  |
| t <sub>outcobidirpll</sub>                                  | 0.50 | 3.37 | 0.50 | 3.69 | -    | -    | ns |  |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                     |      | 5.00 |      | 5.82 |      | -    | ns |  |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                     |      | 5.00 |      | 5.82 |      | -    | ns |  |  |  |  |

Tables 61 through 66 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K100E APEX 20KE devices.

| Table 61. EP20K100E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |    |  |  |  |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|--|--|
| Symbol                                                         |      | -1   |      | -2   | -    | -3   |    |  |  |  |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |  |
| t <sub>SU</sub>                                                | 0.25 |      | 0.25 |      | 0.25 |      | ns |  |  |  |  |  |
| t <sub>H</sub>                                                 | 0.25 |      | 0.25 |      | 0.25 |      | ns |  |  |  |  |  |
| t <sub>CO</sub>                                                |      | 0.28 |      | 0.28 |      | 0.34 | ns |  |  |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.80 |      | 0.95 |      | 1.13 | ns |  |  |  |  |  |

| Table 62. EP20k         | (100E f <sub>MAX</sub> ESE | B Timing Micr | oparameters | 1    |       |      |      |
|-------------------------|----------------------------|---------------|-------------|------|-------|------|------|
| Symbol                  | -                          | 1             |             | -2   |       | 3    | Unit |
|                         | Min                        | Max           | Min         | Max  | Min   | Max  |      |
| t <sub>ESBARC</sub>     |                            | 1.61          |             | 1.84 |       | 1.97 | ns   |
| t <sub>ESBSRC</sub>     |                            | 2.57          |             | 2.97 |       | 3.20 | ns   |
| t <sub>ESBAWC</sub>     |                            | 0.52          |             | 4.09 |       | 4.39 | ns   |
| t <sub>ESBSWC</sub>     |                            | 3.17          |             | 3.78 |       | 4.09 | ns   |
| t <sub>ESBWASU</sub>    | 0.56                       |               | 6.41        |      | 0.63  |      | ns   |
| t <sub>ESBWAH</sub>     | 0.48                       |               | 0.54        |      | 0.55  |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.71                       |               | 0.80        |      | 0.81  |      | ns   |
| t <sub>ESBWDH</sub>     | .048                       |               | 0.54        |      | 0.55  |      | ns   |
| t <sub>ESBRASU</sub>    | 1.57                       |               | 1.75        |      | 1.87  |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00                       |               | 0.00        |      | 0.20  |      | ns   |
| t <sub>ESBWESU</sub>    | 1.54                       |               | 1.72        |      | 1.80  |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00                       |               | 0.00        |      | 0.00  |      | ns   |
| t <sub>ESBDATASU</sub>  | -0.16                      |               | -0.20       |      | -0.20 |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13                       |               | 0.13        |      | 0.13  |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.12                       |               | 0.08        |      | 0.13  |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.17                       |               | 0.15        |      | 0.19  |      | ns   |
| t <sub>ESBDATACO1</sub> |                            | 1.20          |             | 1.39 |       | 1.52 | ns   |
| t <sub>ESBDATACO2</sub> |                            | 2.54          |             | 2.99 |       | 3.22 | ns   |
| t <sub>ESBDD</sub>      |                            | 3.06          |             | 3.56 |       | 3.85 | ns   |
| t <sub>PD</sub>         |                            | 1.73          |             | 2.02 |       | 2.20 | ns   |
| t <sub>PTERMSU</sub>    | 1.11                       |               | 1.26        |      | 1.38  |      | ns   |
| t <sub>PTERMCO</sub>    |                            | 1.19          |             | 1.40 |       | 1.08 | ns   |

| Table 63. EP20K100E f <sub>MAX</sub> Routing Delays |          |      |     |      |     |      |    |  |  |  |  |  |
|-----------------------------------------------------|----------|------|-----|------|-----|------|----|--|--|--|--|--|
| Symbol                                              | -1 -2 -3 |      |     |      |     | Unit |    |  |  |  |  |  |
|                                                     | Min      | Max  | Min | Max  | Min | Max  |    |  |  |  |  |  |
| t <sub>F1-4</sub>                                   |          | 0.24 |     | 0.27 |     | 0.29 | ns |  |  |  |  |  |
| t <sub>F5-20</sub>                                  |          | 1.04 |     | 1.26 |     | 1.52 | ns |  |  |  |  |  |
| t <sub>F20+</sub>                                   |          | 1.12 |     | 1.36 |     | 1.86 | ns |  |  |  |  |  |

Tables 67 through 72 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K160E APEX 20KE devices.

| Table 67. EP20K160E f <sub>MAX</sub> LE Timing Microparameters |        |      |      |      |      |      |    |  |  |  |  |
|----------------------------------------------------------------|--------|------|------|------|------|------|----|--|--|--|--|
| Symbol                                                         | bol -1 |      | -2   |      | -    | -3   |    |  |  |  |  |
|                                                                | Min    | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |
| t <sub>SU</sub>                                                | 0.22   |      | 0.24 |      | 0.26 |      | ns |  |  |  |  |
| t <sub>H</sub>                                                 | 0.22   |      | 0.24 |      | 0.26 |      | ns |  |  |  |  |
| t <sub>CO</sub>                                                |        | 0.25 |      | 0.31 |      | 0.35 | ns |  |  |  |  |
| t <sub>LUT</sub>                                               |        | 0.69 |      | 0.88 |      | 1.12 | ns |  |  |  |  |

| Table 72. EP20K160E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |  |  |  |
|--------------------------------------------------------------|------|------|------|------|------|------|------|--|--|--|
| Symbol                                                       | -    | ·1   | -:   | 2    | -3   |      | Unit |  |  |  |
|                                                              | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |  |
| t <sub>insubidir</sub>                                       | 2.86 |      | 3.24 |      | 3.54 |      | ns   |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns   |  |  |  |
| t <sub>XZBIDIR</sub>                                         |      | 7.43 |      | 8.23 |      | 8.58 | ns   |  |  |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.43 |      | 8.23 |      | 8.58 | ns   |  |  |  |
| t <sub>insubidirpll</sub>                                    | 4.93 |      | 5.48 |      | -    |      | ns   |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |  |
| toutcobidirpll                                               | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns   |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                      |      | 5.36 |      | 5.99 |      | -    | ns   |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.36 |      | 5.99 |      | -    | ns   |  |  |  |

Tables 73 through 78 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K200E APEX 20KE devices.

| Table 73. EP20K200E f <sub>MAX</sub> LE Timing Microparameters |      |      |       |      |      |      |      |  |  |  |
|----------------------------------------------------------------|------|------|-------|------|------|------|------|--|--|--|
| Symbol                                                         | -1   |      | -1 -2 |      | -3   |      | Unit |  |  |  |
|                                                                | Min  | Max  | Min   | Max  | Min  | Max  |      |  |  |  |
| t <sub>SU</sub>                                                | 0.23 |      | 0.24  |      | 0.26 |      | ns   |  |  |  |
| t <sub>H</sub>                                                 | 0.23 |      | 0.24  |      | 0.26 |      | ns   |  |  |  |
| t <sub>CO</sub>                                                |      | 0.26 |       | 0.31 |      | 0.36 | ns   |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.70 |       | 0.90 |      | 1.14 | ns   |  |  |  |

#### **Altera Corporation**

٦

| Table 86. EP20K400E f <sub>MAX</sub> ESB Timing Microparameters |                |      |                |      |                |      |      |  |  |  |
|-----------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|--|
| Symbol                                                          | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |  |
|                                                                 | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |  |
| t <sub>ESBARC</sub>                                             |                | 1.67 |                | 1.91 |                | 1.99 | ns   |  |  |  |
| t <sub>ESBSRC</sub>                                             |                | 2.30 |                | 2.66 |                | 2.93 | ns   |  |  |  |
| t <sub>ESBAWC</sub>                                             |                | 3.09 |                | 3.58 |                | 3.99 | ns   |  |  |  |
| t <sub>ESBSWC</sub>                                             |                | 3.01 |                | 3.65 |                | 4.05 | ns   |  |  |  |
| t <sub>ESBWASU</sub>                                            | 0.54           |      | 0.63           |      | 0.65           |      | ns   |  |  |  |
| t <sub>ESBWAH</sub>                                             | 0.36           |      | 0.43           |      | 0.42           |      | ns   |  |  |  |
| t <sub>ESBWDSU</sub>                                            | 0.69           |      | 0.77           |      | 0.84           |      | ns   |  |  |  |
| t <sub>ESBWDH</sub>                                             | 0.36           |      | 0.43           |      | 0.42           |      | ns   |  |  |  |
| t <sub>ESBRASU</sub>                                            | 1.61           |      | 1.77           |      | 1.86           |      | ns   |  |  |  |
| t <sub>ESBRAH</sub>                                             | 0.00           |      | 0.00           |      | 0.01           |      | ns   |  |  |  |
| t <sub>ESBWESU</sub>                                            | 1.35           |      | 1.47           |      | 1.61           |      | ns   |  |  |  |
| t <sub>ESBWEH</sub>                                             | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |  |  |
| t <sub>ESBDATASU</sub>                                          | -0.18          |      | -0.30          |      | -0.27          |      | ns   |  |  |  |
| t <sub>ESBDATAH</sub>                                           | 0.13           |      | 0.13           |      | 0.13           |      | ns   |  |  |  |
| t <sub>ESBWADDRSU</sub>                                         | -0.02          |      | -0.11          |      | -0.03          |      | ns   |  |  |  |
| t <sub>ESBRADDRSU</sub>                                         | 0.06           |      | -0.01          |      | -0.05          |      | ns   |  |  |  |
| t <sub>ESBDATACO1</sub>                                         |                | 1.16 |                | 1.40 |                | 1.54 | ns   |  |  |  |
| t <sub>ESBDATACO2</sub>                                         |                | 2.18 |                | 2.55 |                | 2.85 | ns   |  |  |  |
| t <sub>ESBDD</sub>                                              |                | 2.73 |                | 3.17 |                | 3.58 | ns   |  |  |  |
| t <sub>PD</sub>                                                 |                | 1.57 |                | 1.83 |                | 2.07 | ns   |  |  |  |
| t <sub>PTERMSU</sub>                                            | 0.92           |      | 0.99           |      | 1.18           |      | ns   |  |  |  |
| t <sub>PTERMCO</sub>                                            |                | 1.18 |                | 1.43 |                | 1.17 | ns   |  |  |  |

| Table 90. EP20K400E External Bidirectional Timing Parameters |                |      |         |         |         |      |    |  |  |  |
|--------------------------------------------------------------|----------------|------|---------|---------|---------|------|----|--|--|--|
| Symbol                                                       | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |  |  |  |
|                                                              | Min            | Max  | Min     | Max     | Min     | Max  |    |  |  |  |
| t <sub>insubidir</sub>                                       | 2.93           |      | 3.23    |         | 3.44    |      | ns |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00           |      | 0.00    |         | 0.00    |      | ns |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00           | 5.25 | 2.00    | 5.79    | 2.00    | 6.32 | ns |  |  |  |
| t <sub>XZBIDIR</sub>                                         |                | 5.95 |         | 6.77    |         | 7.12 | ns |  |  |  |
| t <sub>zxbidir</sub>                                         |                | 5.95 |         | 6.77    |         | 7.12 | ns |  |  |  |
| t <sub>insubidirpll</sub>                                    | 4.31           |      | 4.76    |         | -       |      | ns |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00           |      | 0.00    |         | -       |      | ns |  |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50           | 2.25 | 0.50    | 2.45    | -       | -    | ns |  |  |  |
| t <sub>xzbidirpll</sub>                                      |                | 2.94 |         | 3.43    |         | -    | ns |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |                | 2.94 |         | 3.43    |         | -    | ns |  |  |  |

Tables 91 through 96 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices.

| Table 91. EP20K600E f <sub>MAX</sub> LE Timing Microparameters |      |          |                              |      |         |      |    |  |  |  |  |
|----------------------------------------------------------------|------|----------|------------------------------|------|---------|------|----|--|--|--|--|
| Symbol -1 Sp                                                   |      | ed Grade | -2 Speed Grade -3 Speed Grad |      | d Grade | Unit |    |  |  |  |  |
|                                                                | Min  | Max      | Min                          | Max  | Min     | Max  |    |  |  |  |  |
| t <sub>SU</sub>                                                | 0.16 |          | 0.16                         |      | 0.17    |      | ns |  |  |  |  |
| t <sub>H</sub>                                                 | 0.29 |          | 0.33                         |      | 0.37    |      | ns |  |  |  |  |
| t <sub>CO</sub>                                                |      | 0.65     |                              | 0.38 |         | 0.49 | ns |  |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.70     |                              | 1.00 |         | 1.30 | ns |  |  |  |  |

Т

| Table 102. EP20K1000E External Bidirectional Timing Parameters |                |      |         |         |         |      |    |  |  |  |
|----------------------------------------------------------------|----------------|------|---------|---------|---------|------|----|--|--|--|
| Symbol                                                         | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spec | Unit |    |  |  |  |
|                                                                | Min            | Max  | Min     | Max     | Min     | Max  |    |  |  |  |
| t <sub>insubidir</sub>                                         | 3.22           |      | 3.33    |         | 3.51    |      | ns |  |  |  |
| t <sub>inhbidir</sub>                                          | 0.00           |      | 0.00    |         | 0.00    |      | ns |  |  |  |
| toutcobidir                                                    | 2.00           | 5.75 | 2.00    | 6.33    | 2.00    | 6.90 | ns |  |  |  |
| t <sub>XZBIDIR</sub>                                           |                | 6.31 |         | 7.09    |         | 7.76 | ns |  |  |  |
| t <sub>ZXBIDIR</sub>                                           |                | 6.31 |         | 7.09    |         | 7.76 | ns |  |  |  |
| t <sub>INSUBIDIRPL</sub> L                                     | 3.25           |      | 3.26    |         |         |      | ns |  |  |  |
| t <sub>inhbidirpll</sub>                                       | 0.00           |      | 0.00    |         |         |      | ns |  |  |  |
| t <sub>outcobidirpll</sub>                                     | 0.50           | 2.25 | 0.50    | 2.99    |         |      | ns |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                        |                | 2.81 |         | 3.80    |         |      | ns |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                        |                | 2.81 |         | 3.80    |         |      | ns |  |  |  |

Tables 103 through 108 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1500E APEX 20KE devices.

| Table 103. EP20K1500E f <sub>MAX</sub> LE Timing Microparameters |      |         |         |          |         |      |    |  |  |  |
|------------------------------------------------------------------|------|---------|---------|----------|---------|------|----|--|--|--|
| Symbol -1 Speed                                                  |      | d Grade | -2 Spee | ed Grade | -3 Spee | Unit |    |  |  |  |
|                                                                  | Min  | Max     | Min     | Max      | Min     | Max  |    |  |  |  |
| t <sub>SU</sub>                                                  | 0.25 |         | 0.25    |          | 0.25    |      | ns |  |  |  |
| t <sub>H</sub>                                                   | 0.25 |         | 0.25    |          | 0.25    |      | ns |  |  |  |
| t <sub>CO</sub>                                                  |      | 0.28    |         | 0.32     |         | 0.33 | ns |  |  |  |
| t <sub>LUT</sub>                                                 |      | 0.80    |         | 0.95     |         | 1.13 | ns |  |  |  |

Т

# Revision History

The information contained in the *APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 supersedes information published in previous versions.

# Version 5.1

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 contains the following changes:

- In version 5.0, the VI input voltage spec was updated in Table 28 on page 63.
- In version 5.0, *Note* (5) to Tables 27 through 30 was revised.
- Added *Note* (2) to Figure 21 on page 33.

# Version 5.0

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.0 contains the following changes:

- Updated Tables 23 through 26. Removed 2.5-V operating condition tables because all APEX 20K devices are now 5.0-V tolerant.
- Updated conditions in Tables 33, 38 and 39.
- Updated data for t<sub>ESBDATAH</sub> parameter.

# Version 4.3

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.3 contains the following changes:

- Updated Figure 20.
- Updated *Note* (2) to Table 13.
- Updated notes to Tables 27 through 30.

## Version 4.2

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.2 contains the following changes:

- Updated Figure 29.
- Updated *Note* (1) to Figure 29.