# E·XFL

## Intel - EP20K1000EFC672-2 Datasheet



Welcome to <u>E-XFL.COM</u>

## Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

## Details

| Product Status                 | Obsolete                                                     |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 3840                                                         |
| Number of Logic Elements/Cells | 38400                                                        |
| Total RAM Bits                 | 327680                                                       |
| Number of I/O                  | 508                                                          |
| Number of Gates                | 1772000                                                      |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 672-BBGA                                                     |
| Supplier Device Package        | 672-FBGA (27x27)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k1000efc672-2 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. Additiona       | Table 2. Additional APEX 20K Device Features |           |           |           |            |            |
|--------------------------|----------------------------------------------|-----------|-----------|-----------|------------|------------|
| Feature                  | EP20K300E                                    | EP20K400  | EP20K400E | EP20K600E | EP20K1000E | EP20K1500E |
| Maximum system gates     | 728,000                                      | 1,052,000 | 1,052,000 | 1,537,000 | 1,772,000  | 2,392,000  |
| Typical gates            | 300,000                                      | 400,000   | 400,000   | 600,000   | 1,000,000  | 1,500,000  |
| LEs                      | 11,520                                       | 16,640    | 16,640    | 24,320    | 38,400     | 51,840     |
| ESBs                     | 72                                           | 104       | 104       | 152       | 160        | 216        |
| Maximum<br>RAM bits      | 147,456                                      | 212,992   | 212,992   | 311,296   | 327,680    | 442,368    |
| Maximum<br>macrocells    | 1,152                                        | 1,664     | 1,664     | 2,432     | 2,560      | 3,456      |
| Maximum user I/O<br>pins | 408                                          | 502       | 488       | 588       | 708        | 808        |

## Note to Tables 1 and 2:

 The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to 57,000 additional gates.

Additional Features

- Designed for low-power operation
  - 1.8-V and 2.5-V supply voltage (see Table 3)
  - MultiVolt<sup>™</sup> I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - ESB offering programmable power-saving mode

| Table 3. APEX 20K Supply Voltages                           |                                  |                                                                                                                                |  |  |  |
|-------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Feature                                                     | De                               | vice                                                                                                                           |  |  |  |
|                                                             | EP20K100<br>EP20K200<br>EP20K400 | EP20K30E<br>EP20K60E<br>EP20K100E<br>EP20K160E<br>EP20K200E<br>EP20K300E<br>EP20K400E<br>EP20K600E<br>EP20K1000E<br>EP20K1500E |  |  |  |
| Internal supply voltage (V <sub>CCINT</sub> )               | 2.5 V                            | 1.8 V                                                                                                                          |  |  |  |
| MultiVolt I/O interface voltage levels (V <sub>CCIO</sub> ) | 2.5 V, 3.3 V, 5.0 V              | 1.8 V, 2.5 V, 3.3 V, 5.0 V (1)                                                                                                 |  |  |  |

#### Note to Table 3:

(1) APEX 20KE devices can be 5.0-V tolerant by using an external resistor.

- Flexible clock management circuitry with up to four phase-locked loops (PLLs)
  - Built-in low-skew clock tree
  - Up to eight global clock signals
  - ClockLock<sup>®</sup> feature reducing clock delay and skew
  - ClockBoost<sup>®</sup> feature providing clock multiplication and division
  - ClockShift<sup>TM</sup> programmable clock phase and delay shifting
- Powerful I/O features
  - Compliant with peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
  - Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.)
  - Bidirectional I/O performance  $(t_{CO} + t_{SU})$  up to 250 MHz
  - LVDS performance up to 840 Mbits per channel
  - Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic
  - MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - Programmable clamp to V<sub>CCIO</sub>
  - Individual tri-state output enable control for each pin
  - Programmable output slew-rate control to reduce switching noise
  - Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I)
  - Pull-up on I/O pins before and during configuration
- Advanced interconnect structure
  - Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect
- Advanced packaging options
  - Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7)
  - FineLine BGA<sup>®</sup> packages maximize board space efficiency
- Advanced software support
  - Software design support and automatic place-and-route provided by the Altera<sup>®</sup> Quartus<sup>®</sup> II development system for

| Table 5. APEX 20K FineLine BGA Package Options & I/O Count   Notes (1), (2) |         |         |         |         |           |
|-----------------------------------------------------------------------------|---------|---------|---------|---------|-----------|
| Device                                                                      | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin |
| EP20K30E                                                                    | 93      | 128     |         |         |           |
| EP20K60E                                                                    | 93      | 196     |         |         |           |
| EP20K100                                                                    |         | 252     |         |         |           |
| EP20K100E                                                                   | 93      | 246     |         |         |           |
| EP20K160E                                                                   |         |         | 316     |         |           |
| EP20K200                                                                    |         |         | 382     |         |           |
| EP20K200E                                                                   |         |         | 376     | 376     |           |
| EP20K300E                                                                   |         |         |         | 408     |           |
| EP20K400                                                                    |         |         |         | 502 (3) |           |
| EP20K400E                                                                   |         |         |         | 488 (3) |           |
| EP20K600E                                                                   |         |         |         | 508 (3) | 588       |
| EP20K1000E                                                                  |         |         |         | 508 (3) | 708       |
| EP20K1500E                                                                  |         |         |         |         | 808       |

## Notes to Tables 4 and 5:

Г

- (1) I/O counts include dedicated input and clock pins.
- (2) APEX 20K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), 1.27-mm pitch ball-grid array (BGA), 1.00-mm pitch FineLine BGA, and pin-grid array (PGA) packages.
- (3) This device uses a thermally enhanced package, which is taller than the regular package. Consult the *Altera Device Package Information Data Sheet* for detailed package size information.

| Table 6. APEX 20K QFP, BGA & PGA Package Sizes                                                   |              |             |             |             |             |             |  |
|--------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------------|-------------|-------------|--|
| Feature                                                                                          | 144-Pin TQFP | 208-Pin QFP | 240-Pin QFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |  |
| Pitch (mm)                                                                                       | 0.50         | 0.50        | 0.50        | 1.27        | 1.27        | -           |  |
| Area (mm <sup>2</sup> )                                                                          | 484          | 924         | 1,218       | 1,225       | 2,025       | 3,906       |  |
| $\begin{array}{l} \text{Length} \times \text{Width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22      | 30.4 × 30.4 | 34.9 × 34.9 | 35 × 35     | 45 × 45     | 62.5 × 62.5 |  |

| Table 7. APEX 20K FineLine BGA Package Sizes                      |         |         |         |         |           |  |
|-------------------------------------------------------------------|---------|---------|---------|---------|-----------|--|
| Feature                                                           | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin |  |
| Pitch (mm)                                                        | 1.00    | 1.00    | 1.00    | 1.00    | 1.00      |  |
| Area (mm <sup>2</sup> )                                           | 169     | 361     | 529     | 729     | 1,089     |  |
| $\text{Length} \times \text{Width} \text{ (mm} \times \text{mm)}$ | 13 × 13 | 19×19   | 23 × 23 | 27 × 27 | 33 × 33   |  |

1

APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

## **MegaLAB Structure**

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.





## Cascade Chain

With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.



Figure 7. APEX 20K Cascade Chain

#### LAB-Wide Normal Mode (1) Clock Enable (2) Carry-In (3) Cascade-In LE-Out data1 data2 PRN 4-Input D Q LUT data3 LE-Out ENA data4 CLRN Cascade-Out LAB-Wide Arithmetic Mode Clock Enable (2) Carry-In Cascade-In LE-Out PRN data1 Q D 3-Input data2 LUT LE-Out ENA CLRN 3-Input LUT Cascade-Out Carry-Out

## Figure 8. APEX 20K LE Operating Modes





## Notes to Figure 8:

- (1) LEs in normal mode support register packing.
- (2) There are two LAB-wide clock enables per LAB.
- (3) When using the carry-in in normal mode, the packed register feature is unavailable.
- (4) A register feedback multiplexer is available on LE1 of each LAB.
- (5) The DATA1 and DATA2 input signals can supply counter enable, up or down control, or register feedback signals for LEs other than the second LE in an LAB.
- (6) The LAB-wide synchronous clear and LAB wide synchronous load affect all registers in an LAB.

## Figure 13. Product-Term Logic in ESB



## Note to Figure 13:

(1) APEX 20KE devices have four dedicated clocks.

## Macrocells

APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register.

Combinatorial logic is implemented in the product terms. The productterm select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell.

## Input/Output Clock Mode

The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode.



## Figure 21. ESB in Input/Output Clock Mode

#### Notes to Figure 21:

All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. (1)APEX 20KE devices have four dedicated clocks. (2)

## Single-Port Mode

The APEX 20K ESB also supports a single-port mode, which is used when simultaneous reads and writes are not required. See Figure 22.

#### Altera Corporation



## Figure 23. APEX 20KE CAM Block Diagram

CAM can be used in any application requiring high-speed searches, such as networking, communications, data compression, and cache management.

The APEX 20KE on-chip CAM provides faster system performance than traditional discrete CAM. Integrating CAM and logic into the APEX 20KE device eliminates off-chip and on-chip delays, improving system performance.

When in CAM mode, the ESB implements 32-word, 32-bit CAM. Wider or deeper CAM can be implemented by combining multiple CAMs with some ancillary logic implemented in LEs. The Quartus II software combines ESBs and LEs automatically to create larger CAMs.

CAM supports writing "don't care" bits into words of the memory. The "don't-care" bit can be used as a mask for CAM comparisons; any bit set to "don't-care" has no effect on matches.

The output of the CAM can be encoded or unencoded. When encoded, the ESB outputs an encoded address of the data's location. For instance, if the data is located in address 12, the ESB output is 12. When unencoded, the ESB uses its 16 outputs to show the location of the data over two clock cycles. In this case, if the data is located in address 12, the 12th output line goes high. When using unencoded outputs, two clock cycles are required to read the output because a 16-bit output bus is used to show the status of 32 words.

The encoded output is better suited for designs that ensure duplicate data is not written into the CAM. If duplicate data is written into two locations, the CAM's output will be incorrect. If the CAM may contain duplicate data, the unencoded output is a better solution; CAM with unencoded outputs can distinguish multiple data locations.

CAM can be pre-loaded with data during configuration, or it can be written during system operation. In most cases, two clock cycles are required to write each word into CAM. When "don't-care" bits are used, a third clock cycle is required.

## Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

## LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

## Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

## ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.

For more information on ClockLock and ClockBoost circuitry, see Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices.



Figure 30. Specifications for the Incoming & Generated Clocks Note (1)

#### Note to Figure 30:

(1) The tI parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period.

Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices.

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 1 of 2) |                                                                                                                                |     |            |      |  |  |  |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------------|------|--|--|--|
| Symbol                                                                                        | Parameter                                                                                                                      | Min | Max        | Unit |  |  |  |
| f <sub>OUT</sub>                                                                              | Output frequency                                                                                                               | 25  | 180        | MHz  |  |  |  |
| f <sub>CLK1</sub> <i>(1)</i>                                                                  | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                        | 25  | 180 (1)    | MHz  |  |  |  |
| f <sub>CLK2</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                        | 16  | 90         | MHz  |  |  |  |
| f <sub>CLK4</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                        | 10  | 48         | MHz  |  |  |  |
| t <sub>outduty</sub>                                                                          | Duty cycle for ClockLock/ClockBoost-generated<br>clock                                                                         | 40  | 60         | %    |  |  |  |
| f <sub>CLKDEV</sub>                                                                           | Input deviation from user specification in the<br>Quartus II software (ClockBoost clock<br>multiplication factor equals 1) (2) |     | 25,000 (3) | PPM  |  |  |  |
| t <sub>R</sub>                                                                                | Input rise time                                                                                                                |     | 5          | ns   |  |  |  |
| t <sub>F</sub>                                                                                | Input fall time                                                                                                                |     | 5          | ns   |  |  |  |
| t <sub>LOCK</sub>                                                                             | Time required for ClockLock/ClockBoost to acquire lock (4)                                                                     |     | 10         | μs   |  |  |  |

٦

Table 22 shows the JTAG timing parameters and values for APEX 20K devices.

| Symbol            | Parameter                                      | Min | Max | Unit |  |  |  |
|-------------------|------------------------------------------------|-----|-----|------|--|--|--|
| t <sub>JCP</sub>  | TCK clock period                               | 100 |     | ns   |  |  |  |
| t <sub>JCH</sub>  | TCK clock high time                            | 50  |     | ns   |  |  |  |
| t <sub>JCL</sub>  | TCK clock low time                             | 50  |     | ns   |  |  |  |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20  |     | ns   |  |  |  |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45  |     | ns   |  |  |  |
| t <sub>JPCO</sub> | JTAG port clock to output                      |     | 25  | ns   |  |  |  |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |  |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |  |
| t <sub>JSSU</sub> | Capture register setup time                    | 20  |     | ns   |  |  |  |
| t <sub>JSH</sub>  | Capture register hold time                     | 45  |     | ns   |  |  |  |
| t <sub>JSCO</sub> | Update register clock to output                |     | 35  | ns   |  |  |  |
| t <sub>JSZX</sub> | Update register high impedance to valid output |     | 35  | ns   |  |  |  |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |     | 35  | ns   |  |  |  |

Table 22. APEX 20K JTAG Timing Parameters & Values

For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- Jam Programming & Test Language Specification

## **Generic Testing**

Each APEX 20K device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for APEX 20K devices are made under conditions equivalent to those shown in Figure 32. Multiple test patterns can be used to configure devices during all stages of the production flow.



#### Figure 32. APEX 20K AC Test Conditions Note (1)

## Note to Figure 32:

Power supply transients can affect AC measurements. Simultaneous transitions of (1) multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result.

## Operating **Conditions**

Tables 23 through 26 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V APEX 20K devices.

| Table 2            | Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings Notes (1), (2) |                                                |      |      |      |  |  |  |  |
|--------------------|----------------------------------------------------------------------------------|------------------------------------------------|------|------|------|--|--|--|--|
| Symbol             | Parameter                                                                        | Conditions                                     | Min  | Max  | Unit |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage                                                                   | With respect to ground (3)                     | -0.5 | 3.6  | V    |  |  |  |  |
| V <sub>CCIO</sub>  |                                                                                  |                                                | -0.5 | 4.6  | V    |  |  |  |  |
| VI                 | DC input voltage                                                                 |                                                | -2.0 | 5.75 | V    |  |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin                                                       |                                                | -25  | 25   | mA   |  |  |  |  |
| T <sub>STG</sub>   | Storage temperature                                                              | No bias                                        | -65  | 150  | °C   |  |  |  |  |
| T <sub>AMB</sub>   | Ambient temperature                                                              | Under bias                                     | -65  | 135  | °C   |  |  |  |  |
| ТJ                 | Junction temperature                                                             | PQFP, RQFP, TQFP, and BGA packages, under bias |      | 135  | °C   |  |  |  |  |
|                    |                                                                                  | Ceramic PGA packages, under bias               |      | 150  | °C   |  |  |  |  |

| Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings | Notes (1), (2) |
|-------------------------------------------------------------------|----------------|
|-------------------------------------------------------------------|----------------|

| Table 28. APEX 20KE Device Recommended Operating Conditions |                                                        |                    |                  |                   |      |  |  |
|-------------------------------------------------------------|--------------------------------------------------------|--------------------|------------------|-------------------|------|--|--|
| Symbol                                                      | Parameter                                              | Conditions         | Min              | Max               | Unit |  |  |
| V <sub>CCINT</sub>                                          | Supply voltage for internal logic and<br>input buffers | (3), (4)           | 1.71 (1.71)      | 1.89 (1.89)       | V    |  |  |
| V <sub>CCIO</sub>                                           | Supply voltage for output buffers, 3.3-V operation     | (3), (4)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |  |  |
|                                                             | Supply voltage for output buffers, 2.5-V operation     | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |
|                                                             | Supply voltage for output buffers, 1.8-V operation     | (3), (4)           | 1.71 (1.71)      | 1.89 (1.89)       | V    |  |  |
| VI                                                          | Input voltage                                          | (5), (6)           | -0.5             | 4.0               | V    |  |  |
| Vo                                                          | Output voltage                                         |                    | 0                | V <sub>CCIO</sub> | V    |  |  |
| TJ                                                          | Junction temperature                                   | For commercial use | 0                | 85                | °C   |  |  |
|                                                             |                                                        | For industrial use | -40              | 100               | °C   |  |  |
| t <sub>R</sub>                                              | Input rise time                                        |                    |                  | 40                | ns   |  |  |
| t <sub>F</sub>                                              | Input fall time                                        |                    |                  | 40                | ns   |  |  |

P

For DC Operating Specifications on APEX 20KE I/O standards, please refer to *Application Note 117 (Using Selectable I/O Standards in Altera Devices).* 

| Table 30. APEX 20KE Device Capacitance Note (15) |                                             |                                     |     |     |      |  |  |
|--------------------------------------------------|---------------------------------------------|-------------------------------------|-----|-----|------|--|--|
| Symbol                                           | Parameter                                   | Conditions                          | Min | Max | Unit |  |  |
| C <sub>IN</sub>                                  | Input capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |
| CINCLK                                           | Input capacitance on<br>dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |
| C <sub>OUT</sub>                                 | Output capacitance                          | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |

## Notes to Tables 27 through 30:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to the voltage shown in the following table based on input duty cycle for input currents less than 100 mA. The overshoot is dependent upon duty cycle of the signal. The DC case is equivalent to 100% duty cycle.

| Vin  | Max. Duty Cycle |
|------|-----------------|
| 4.0V | 100% (DC)       |
| 4.1  | 90%             |

- 4.2 50%
- 4.3 30%
- 4.4 17%
- 4.5 10%
- (6) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (7) Typical values are for  $T_A = 25^\circ$  C,  $V_{CCINT} = 1.8$  V, and  $V_{CCIO} = 1.8$  V, 2.5 V or 3.3 V.
- (8) These values are specified under the APEX 20KE device recommended operating conditions, shown in Table 24 on page 60.
- (9) Refer to Application Note 117 (Using Selectable I/O Standards in Altera Devices) for the V<sub>IH</sub>, V<sub>IL</sub>, V<sub>OH</sub>, V<sub>OL</sub>, and I<sub>I</sub> parameters when VCCIO = 1.8 V.
- (10) The APEX 20KE input buffers are compatible with 1.8-V, 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant. Input buffers also meet specifications for GTL+, CTT, AGP, SSTL-2, SSTL-3, and HSTL.
- (11) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (12) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (13) This value is specified for normal device operation. The value may vary during power-up.
- (14) Pin pull-up resistance values will be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (15) Capacitance is sample-tested only.

Figure 33 shows the relationship between  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  for 3.3-V PCI compliance on APEX 20K devices.

| Symbol                  | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | -3 Speed Grade |    |  |
|-------------------------|---------|----------|---------|----------|---------|----------------|----|--|
|                         | Min     | Max      | Min     | Max      | Min     | Max            |    |  |
| t <sub>SU</sub>         | 0.1     |          | 0.3     |          | 0.6     |                | ns |  |
| t <sub>H</sub>          | 0.5     |          | 0.8     |          | 0.9     |                | ns |  |
| t <sub>CO</sub>         |         | 0.1      |         | 0.4      |         | 0.6            | ns |  |
| t <sub>LUT</sub>        |         | 1.0      |         | 1.2      |         | 1.4            | ns |  |
| t <sub>ESBRC</sub>      |         | 1.7      |         | 2.1      |         | 2.4            | ns |  |
| t <sub>ESBWC</sub>      |         | 5.7      |         | 6.9      |         | 8.1            | ns |  |
| t <sub>ESBWESU</sub>    | 3.3     |          | 3.9     |          | 4.6     |                | ns |  |
| t <sub>ESBDATASU</sub>  | 2.2     |          | 2.7     |          | 3.1     |                | ns |  |
| t <sub>ESBDATAH</sub>   | 0.6     |          | 0.8     |          | 0.9     |                | ns |  |
| t <sub>ESBADDRSU</sub>  | 2.4     |          | 2.9     |          | 3.3     |                | ns |  |
| t <sub>ESBDATACO1</sub> |         | 1.3      |         | 1.6      |         | 1.8            | ns |  |
| t <sub>ESBDATACO2</sub> |         | 2.5      |         | 3.1      |         | 3.6            | ns |  |
| t <sub>ESBDD</sub>      |         | 2.5      |         | 3.3      |         | 3.6            | ns |  |
| t <sub>PD</sub>         |         | 2.5      |         | 3.1      |         | 3.6            | ns |  |
| t <sub>PTERMSU</sub>    | 1.7     |          | 2.1     |          | 2.4     |                | ns |  |
| t <sub>PTERMCO</sub>    |         | 1.0      |         | 1.2      |         | 1.4            | ns |  |
| t <sub>F1-4</sub>       |         | 0.4      |         | 0.5      |         | 0.6            | ns |  |
| t <sub>F5-20</sub>      |         | 2.6      |         | 2.8      |         | 2.9            | ns |  |
| t <sub>F20+</sub>       |         | 3.7      |         | 3.8      |         | 3.9            | ns |  |
| t <sub>CH</sub>         | 2.0     |          | 2.5     |          | 3.0     |                | ns |  |
| t <sub>CL</sub>         | 2.0     |          | 2.5     |          | 3.0     |                | ns |  |
| t <sub>CLRP</sub>       | 0.5     |          | 0.6     |          | 0.8     |                | ns |  |
| t <sub>PREP</sub>       | 0.5     |          | 0.5     |          | 0.5     |                | ns |  |
| t <sub>ESBCH</sub>      | 2.0     |          | 2.5     |          | 3.0     |                | ns |  |
| t <sub>ESBCL</sub>      | 2.0     |          | 2.5     |          | 3.0     |                | ns |  |
| t <sub>ESBWP</sub>      | 1.5     |          | 1.9     |          | 2.2     |                | ns |  |
| t <sub>ESBRP</sub>      | 1.0     |          | 1.2     |          | 1.4     |                | ns |  |

Tables 43 through 48 show the I/O external and external bidirectional timing parameter values for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Table 78. EP20K200E External Bidirectional Timing Parameters |      |      |      |      |      |      |    |  |  |  |
|--------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|
| Symbol                                                       |      | ·1   | -    | 2    | -    | Unit |    |  |  |  |
|                                                              | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |
| t <sub>INSUBIDIR</sub>                                       | 2.81 |      | 3.19 |      | 3.54 |      | ns |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns |  |  |  |
| t <sub>xzbidir</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns |  |  |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns |  |  |  |
| t <sub>insubidirpll</sub>                                    | 3.30 |      | 3.64 |      | -    |      | ns |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns |  |  |  |
| t <sub>xzbidirpll</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns |  |  |  |

Tables 79 through 84 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices.

| Table 79. EP20K300E f <sub>MAX</sub> LE Timing Microparameters |          |      |      |      |      |      |    |  |  |  |  |  |
|----------------------------------------------------------------|----------|------|------|------|------|------|----|--|--|--|--|--|
| Symbol                                                         | -1 -2 -3 |      |      | 3    | Unit |      |    |  |  |  |  |  |
|                                                                | Min      | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |  |
| t <sub>SU</sub>                                                | 0.16     |      | 0.17 |      | 0.18 |      | ns |  |  |  |  |  |
| t <sub>H</sub>                                                 | 0.31     |      | 0.33 |      | 0.38 |      | ns |  |  |  |  |  |
| t <sub>CO</sub>                                                |          | 0.28 |      | 0.38 |      | 0.51 | ns |  |  |  |  |  |
| t <sub>LUT</sub>                                               |          | 0.79 |      | 1.07 |      | 1.43 | ns |  |  |  |  |  |

| Table 82. EP20K300E Minimum Pulse Width Timing Parameters |      |     |      |     |      |     |      |  |  |  |  |
|-----------------------------------------------------------|------|-----|------|-----|------|-----|------|--|--|--|--|
| Symbol                                                    | -    | 1   | -    | -2  |      | }   | Unit |  |  |  |  |
|                                                           | Min  | Max | Min  | Max | Min  | Max |      |  |  |  |  |
| t <sub>CH</sub>                                           | 1.25 |     | 1.43 |     | 1.67 |     | ns   |  |  |  |  |
| t <sub>CL</sub>                                           | 1.25 |     | 1.43 |     | 1.67 |     | ns   |  |  |  |  |
| t <sub>CLRP</sub>                                         | 0.19 |     | 0.26 |     | 0.35 |     | ns   |  |  |  |  |
| t <sub>PREP</sub>                                         | 0.19 |     | 0.26 |     | 0.35 |     | ns   |  |  |  |  |
| t <sub>ESBCH</sub>                                        | 1.25 |     | 1.43 |     | 1.67 |     | ns   |  |  |  |  |
| t <sub>ESBCL</sub>                                        | 1.25 |     | 1.43 |     | 1.67 |     | ns   |  |  |  |  |
| t <sub>ESBWP</sub>                                        | 1.25 |     | 1.71 |     | 2.28 |     | ns   |  |  |  |  |
| t <sub>ESBRP</sub>                                        | 1.01 |     | 1.38 |     | 1.84 |     | ns   |  |  |  |  |

| Table 83. EP20K300E External Timing Parameters |      |      |      |      |      |      |      |  |  |  |  |  |
|------------------------------------------------|------|------|------|------|------|------|------|--|--|--|--|--|
| Symbol                                         | -1   |      |      | -2   | -3   | }    | Unit |  |  |  |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |  |  |  |
| t <sub>INSU</sub>                              | 2.31 |      | 2.44 |      | 2.57 |      | ns   |  |  |  |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |  |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns   |  |  |  |  |  |
| tINSUPLL                                       | 1.76 |      | 1.85 |      | -    |      | ns   |  |  |  |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |  |  |  |
| toutcopll                                      | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns   |  |  |  |  |  |

| Table 84. EP20K300E External Bidirectional Timing Parameters |      |      |      |      |      |      |    |  |  |  |
|--------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|
| Symbol                                                       | -    | 1    | -:   | 2    | -    | Unit |    |  |  |  |
|                                                              | Min  | Max  | Min  | Мах  | Min  | Max  |    |  |  |  |
| t <sub>insubidir</sub>                                       | 2.77 |      | 2.85 |      | 3.11 |      | ns |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns |  |  |  |
| t <sub>XZBIDIR</sub>                                         |      | 7.59 |      | 8.30 |      | 9.09 | ns |  |  |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.59 |      | 8.30 |      | 9.09 | ns |  |  |  |
| t <sub>insubidirpll</sub>                                    | 2.50 |      | 2.76 |      | -    |      | ns |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                      |      | 5.00 |      | 5.43 |      | -    | ns |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.00 |      | 5.43 |      | -    | ns |  |  |  |

| Table 90. EP20K400E External Bidirectional Timing Parameters |         |          |         |         |         |          |      |  |  |  |
|--------------------------------------------------------------|---------|----------|---------|---------|---------|----------|------|--|--|--|
| Symbol                                                       | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |  |  |  |
|                                                              | Min     | Max      | Min     | Max     | Min     | Max      |      |  |  |  |
| t <sub>insubidir</sub>                                       | 2.93    |          | 3.23    |         | 3.44    |          | ns   |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00    |          | 0.00    |         | 0.00    |          | ns   |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00    | 5.25     | 2.00    | 5.79    | 2.00    | 6.32     | ns   |  |  |  |
| t <sub>XZBIDIR</sub>                                         |         | 5.95     |         | 6.77    |         | 7.12     | ns   |  |  |  |
| t <sub>zxbidir</sub>                                         |         | 5.95     |         | 6.77    |         | 7.12     | ns   |  |  |  |
| t <sub>insubidirpll</sub>                                    | 4.31    |          | 4.76    |         | -       |          | ns   |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00    |          | 0.00    |         | -       |          | ns   |  |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50    | 2.25     | 0.50    | 2.45    | -       | -        | ns   |  |  |  |
| t <sub>xzbidirpll</sub>                                      |         | 2.94     |         | 3.43    |         | -        | ns   |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |         | 2.94     |         | 3.43    |         | -        | ns   |  |  |  |

Tables 91 through 96 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices.

| Table 91. EP20K600E f <sub>MAX</sub> LE Timing Microparameters |         |                                              |      |                |      |      |    |  |  |  |  |  |
|----------------------------------------------------------------|---------|----------------------------------------------|------|----------------|------|------|----|--|--|--|--|--|
| Symbol                                                         | -1 Spee | -1 Speed Grade -2 Speed Grade -3 Speed Grade |      | -1 Speed Grade |      | Unit |    |  |  |  |  |  |
|                                                                | Min     | Max                                          | Min  | Max            | Min  | Max  |    |  |  |  |  |  |
| t <sub>SU</sub>                                                | 0.16    |                                              | 0.16 |                | 0.17 |      | ns |  |  |  |  |  |
| t <sub>H</sub>                                                 | 0.29    |                                              | 0.33 |                | 0.37 |      | ns |  |  |  |  |  |
| t <sub>CO</sub>                                                |         | 0.65                                         |      | 0.38           |      | 0.49 | ns |  |  |  |  |  |
| t <sub>LUT</sub>                                               |         | 0.70                                         |      | 1.00           |      | 1.30 | ns |  |  |  |  |  |

Т

| Table 110. Selectable I/O Standard Output Delays |         |          |         |         |         |         |      |  |  |  |  |
|--------------------------------------------------|---------|----------|---------|---------|---------|---------|------|--|--|--|--|
| Symbol                                           | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |  |  |  |  |
|                                                  | Min     | Max      | Min     | Max     | Min     | Max     | Min  |  |  |  |  |
| LVCMOS                                           |         | 0.00     |         | 0.00    |         | 0.00    | ns   |  |  |  |  |
| LVTTL                                            |         | 0.00     |         | 0.00    |         | 0.00    | ns   |  |  |  |  |
| 2.5 V                                            |         | 0.00     |         | 0.09    |         | 0.10    | ns   |  |  |  |  |
| 1.8 V                                            |         | 2.49     |         | 2.98    |         | 3.03    | ns   |  |  |  |  |
| PCI                                              |         | -0.03    |         | 0.17    |         | 0.16    | ns   |  |  |  |  |
| GTL+                                             |         | 0.75     |         | 0.75    |         | 0.76    | ns   |  |  |  |  |
| SSTL-3 Class I                                   |         | 1.39     |         | 1.51    |         | 1.50    | ns   |  |  |  |  |
| SSTL-3 Class II                                  |         | 1.11     |         | 1.23    |         | 1.23    | ns   |  |  |  |  |
| SSTL-2 Class I                                   |         | 1.35     |         | 1.48    |         | 1.47    | ns   |  |  |  |  |
| SSTL-2 Class II                                  |         | 1.00     |         | 1.12    |         | 1.12    | ns   |  |  |  |  |
| LVDS                                             |         | -0.48    |         | -0.48   |         | -0.48   | ns   |  |  |  |  |
| CTT                                              |         | 0.00     |         | 0.00    |         | 0.00    | ns   |  |  |  |  |
| AGP                                              |         | 0.00     |         | 0.00    |         | 0.00    | ns   |  |  |  |  |

# Power Consumption

To estimate device power consumption, use the interactive power calculator on the Altera web site at **http://www.altera.com**.

# Configuration & Operation

The APEX 20K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

## **Operating Modes**

The APEX architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

Before and during device configuration, all I/O pins are pulled to  $\rm V_{\rm CCIO}$  by a built-in weak pull-up resistor.