# E·XFL

# Intel - EP20K100EBC356-2X Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 416                                                          |
| Number of Logic Elements/Cells | 4160                                                         |
| Total RAM Bits                 | 53248                                                        |
| Number of I/O                  | 246                                                          |
| Number of Gates                | 263000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 356-LBGA                                                     |
| Supplier Device Package        | 356-BGA (35x35)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k100ebc356-2x |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible clock management circuitry with up to four phase-locked loops (PLLs)
  - Built-in low-skew clock tree
  - Up to eight global clock signals
  - ClockLock<sup>®</sup> feature reducing clock delay and skew
  - ClockBoost<sup>®</sup> feature providing clock multiplication and division
  - ClockShift<sup>TM</sup> programmable clock phase and delay shifting
- Powerful I/O features
  - Compliant with peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
  - Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.)
  - Bidirectional I/O performance  $(t_{CO} + t_{SU})$  up to 250 MHz
  - LVDS performance up to 840 Mbits per channel
  - Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic
  - MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - Programmable clamp to V<sub>CCIO</sub>
  - Individual tri-state output enable control for each pin
  - Programmable output slew-rate control to reduce switching noise
  - Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I)
  - Pull-up on I/O pins before and during configuration
- Advanced interconnect structure
  - Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect
- Advanced packaging options
  - Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7)
  - FineLine BGA<sup>®</sup> packages maximize board space efficiency
- Advanced software support
  - Software design support and automatic place-and-route provided by the Altera<sup>®</sup> Quartus<sup>®</sup> II development system for

| Feature                        | APEX 20K Devices                      | APFX 20KF Devices                                         |
|--------------------------------|---------------------------------------|-----------------------------------------------------------|
|                                |                                       |                                                           |
|                                |                                       |                                                           |
|                                |                                       |                                                           |
| 32/64-Bit, 33-MHz PCI          | grades                                | Full compliance in -1, -2 speed grades                    |
| 32/64-Bit, 66-MHz PCI          | -                                     | Full compliance in -1 speed grade                         |
| MultiVolt I/O                  | 2.5-V or 3.3-V V <sub>CCIO</sub>      | 1.8-V, 2.5-V, or 3.3-V V <sub>CCIO</sub>                  |
|                                | V <sub>CCIO</sub> selected for device | V <sub>CCIO</sub> selected block-by-block                 |
|                                | Certain devices are 5.0-V tolerant    | 5.0-V tolerant with use of external resistor              |
| ClockLock support              | Clock delay reduction                 | Clock delay reduction                                     |
|                                | 2× and 4× clock multiplication        | $m/(n \times v)$ or $m/(n \times k)$ clock multiplication |
|                                |                                       | Drive ClockLock output off-chip                           |
|                                |                                       | External clock feedback                                   |
|                                |                                       | ClockShift                                                |
|                                |                                       | LVDS support                                              |
|                                |                                       | Up to four PLLs                                           |
|                                |                                       | ClockShift, clock phase adjustment                        |
| Dedicated clock and input pins | Six                                   | Eight                                                     |
| I/O standard support           | 2.5-V, 3.3-V, 5.0-V I/O               | 1.8-V, 2.5-V, 3.3-V, 5.0-V I/O                            |
|                                | 3.3-V PCI                             | 2.5-V I/O                                                 |
|                                | Low-voltage complementary             | 3.3-V PCI and PCI-X                                       |
|                                | metal-oxide semiconductor             | 3.3-V Advanced Graphics Port (AGP)                        |
|                                | (LVCMOS)                              | Center tap terminated (CTT)                               |
|                                | Low-voltage transistor-to-transistor  | GTL+                                                      |
|                                | logic (LVTTL)                         | LVCMOS                                                    |
|                                |                                       |                                                           |
|                                |                                       | True-LVDS and LVPECL data pins                            |
|                                |                                       | (In EP20K300E and larger devices)                         |
|                                |                                       | LVDS and LVPECL signaling (in all BGA                     |
|                                |                                       | and FineLine BGA devices)                                 |
|                                |                                       | LVDS and LVPECL data pins up to                           |
|                                |                                       | 156 Mbps (III - I speed grade devices)                    |
|                                |                                       |                                                           |
|                                |                                       |                                                           |
|                                |                                       | SSTL-3 Class Land II                                      |
| Memory support                 | Dual-port BAM                         | CAM                                                       |
|                                | FIFO                                  | Dual-port BAM                                             |
|                                | BAM                                   | FIFO                                                      |
|                                | BOM                                   | BAM                                                       |
|                                |                                       | ROM                                                       |

#### Normal Mode

The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Quartus II software Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. LEs in normal mode support packed registers.

#### **Arithmetic Mode**

The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 8, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

The Quartus II software implements parameterized functions that use the arithmetic mode automatically where appropriate; the designer does not need to specify how the carry chain will be used.

#### **Counter Mode**

The counter mode offers clock enable, counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in an LAB use the counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. The Quartus II software automatically places any registers that are not used by the counter into other LABs.

| Table 9. AP                         | Table 9. APEX 20K Routing Scheme |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |  |  |
|-------------------------------------|----------------------------------|-------------------|----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------|-------------------------------------|-------------------------|--|--|
| Source                              |                                  | Destination       |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |  |  |
|                                     | Row<br>I/O Pin                   | Column<br>I/O Pin | LE | ESB | Local<br>Interconnect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MegaLAB<br>Interconnect | Row<br>FastTrack<br>Interconnect | Column<br>FastTrack<br>Interconnect | FastRow<br>Interconnect |  |  |
| Row I/O Pin                         |                                  |                   |    |     | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~                       | ~                                | ~                                   |                         |  |  |
| Column I/O<br>Pin                   |                                  |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  | ~                                   | ✓<br>(1)                |  |  |
| LE                                  |                                  |                   |    |     | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~                       | ~                                | ~                                   |                         |  |  |
| ESB                                 |                                  |                   |    |     | <ul> <li>Image: A set of the set of the</li></ul> | ~                       | ~                                | ~                                   |                         |  |  |
| Local<br>Interconnect               | ~                                | ~                 | ~  | ~   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |  |  |
| MegaLAB<br>Interconnect             |                                  |                   |    |     | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |                                  |                                     |                         |  |  |
| Row<br>FastTrack<br>Interconnect    |                                  |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~                       |                                  | ~                                   |                         |  |  |
| Column<br>FastTrack<br>Interconnect |                                  |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~                       | ~                                |                                     |                         |  |  |
| FastRow<br>Interconnect             |                                  |                   |    |     | ✓<br>(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         |                                  |                                     |                         |  |  |

#### Note to Table 9:

(1) This connection is supported in APEX 20KE devices only.

#### Product-Term Logic

The product-term portion of the MultiCore architecture is implemented with the ESB. The ESB can be configured to act as a block of macrocells on an ESB-by-ESB basis. Each ESB is fed by 32 inputs from the adjacent local interconnect; therefore, it can be driven by the MegaLAB interconnect or the adjacent LAB. Also, nine ESB macrocells feed back into the ESB through the local interconnect for higher performance. Dedicated clock pins, global signals, and additional inputs from the local interconnect drive the ESB control signals.

In product-term mode, each ESB contains 16 macrocells. Each macrocell consists of two product terms and a programmable register. Figure 13 shows the ESB in product-term mode.

#### Figure 13. Product-Term Logic in ESB



#### Note to Figure 13:

(1) APEX 20KE devices have four dedicated clocks.

#### Macrocells

APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register.

Combinatorial logic is implemented in the product terms. The productterm select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell. The programmable register also supports an asynchronous clear function. Within the ESB, two asynchronous clears are generated from global signals and the local interconnect. Each macrocell can either choose between the two asynchronous clear signals or choose to not be cleared. Either of the two clear signals can be inverted within the ESB. Figure 15 shows the ESB control logic when implementing product-terms.



Figure 15. ESB Product-Term Mode Control Logic

(1) APEX 20KE devices have four dedicated clocks.

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 32 product terms to feed the macrocell OR logic directly, with two product terms provided by the macrocell and 30 parallel expanders provided by the neighboring macrocells in the ESB.

The Quartus II software Compiler can allocate up to 15 sets of up to two parallel expanders per set to the macrocells automatically. Each set of two parallel expanders incurs a small, incremental timing delay. Figure 16 shows the APEX 20K parallel expanders.



Figure 18. Deep Memory Block Implemented with Multiple ESBs

The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two or four ESBs are used to support two simultaneous reads or writes. This functionality is shown in Figure 19.





#### Figure 22. ESB in Single-Port Mode Note (1)

#### Notes to Figure 22:

All registers can be asynchronously cleared by ESB local interconnect signals, global signals, or the chip-wide reset.
 APEX 20KE devices have four dedicated clocks.

#### **Content-Addressable Memory**

In APEX 20KE devices, the ESB can implement CAM. CAM can be thought of as the inverse of RAM. When read, RAM outputs the data for a given address. Conversely, CAM outputs an address for a given data word. For example, if the data FA12 is stored in address 14, the CAM outputs 14 when FA12 is driven into it.

CAM is used for high-speed search operations. When searching for data within a RAM block, the search is performed serially. Thus, finding a particular data word can take many cycles. CAM searches all addresses in parallel and outputs the address storing a particular word. When a match is found, a match flag is set high. Figure 23 shows the CAM block diagram.



#### Figure 29. APEX 20KE I/O Banks

#### Notes to Figure 29:

- For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE Devices).
- (2) If the LVDS input and output blocks are not used for LVDS, they can support all of the I/O standards and can be used as input, output, or bidirectional pins with V<sub>CCIO</sub> set to 3.3 V, 2.5 V, or 1.8 V.

#### Power Sequencing & Hot Socketing

Because APEX 20K and APEX 20KE devices can be used in a mixedvoltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the  $V_{CCIO}$  and  $V_{CCINT}$  power supplies may be powered in any order.

For more information, please refer to the "Power Sequencing Considerations" section in the *Configuring APEX 20KE & APEX 20KC Devices* chapter of the *Configuration Devices Handbook*.

Signals can be driven into APEX 20K devices before and during power-up without damaging the device. In addition, APEX 20K devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20K and APEX 20KE devices operate as specified by the user.

#### Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

#### LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

#### Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

# ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.

For more information on ClockLock and ClockBoost circuitry, see Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices. The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices.

| Table 20. APEX 20K Boundary-Scan Register Length |                               |  |  |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |  |  |  |
| EP20K30E                                         | 420                           |  |  |  |  |  |  |  |
| EP20K60E                                         | 624                           |  |  |  |  |  |  |  |
| EP20K100                                         | 786                           |  |  |  |  |  |  |  |
| EP20K100E                                        | 774                           |  |  |  |  |  |  |  |
| EP20K160E                                        | 984                           |  |  |  |  |  |  |  |
| EP20K200                                         | 1,176                         |  |  |  |  |  |  |  |
| EP20K200E                                        | 1,164                         |  |  |  |  |  |  |  |
| EP20K300E                                        | 1,266                         |  |  |  |  |  |  |  |
| EP20K400                                         | 1,536                         |  |  |  |  |  |  |  |
| EP20K400E                                        | 1,506                         |  |  |  |  |  |  |  |
| EP20K600E                                        | 1,806                         |  |  |  |  |  |  |  |
| EP20K1000E                                       | 2,190                         |  |  |  |  |  |  |  |
| EP20K1500E                                       | 1 (1)                         |  |  |  |  |  |  |  |

#### Note to Table 20:

(1) This device does not support JTAG boundary scan testing.



Figure 34 shows the typical output drive characteristics of APEX 20K devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compatible with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). 5-V tolerant APEX 20K devices in the -1 speed grade are 5-V PCI compliant over all operating conditions.







Figure 39. ESB Synchronous Timing Waveforms



#### ESB Synchronous Write (ESB Output Registers Used)



Figure 40 shows the timing model for bidirectional I/O pin timing.

Tables 40 through 42 show the  $f_{MAX}$  timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol                  | -1 Snee | d Grade | -2 Snee | -2 Sneed Grade |        | -3 Sneed Grade |    |
|-------------------------|---------|---------|---------|----------------|--------|----------------|----|
| oymbol                  |         |         | 2 0000  |                | 0 0000 | _              |    |
|                         | Min     | Max     | Min     | Max            | Min    | Max            |    |
| t <sub>SU</sub>         | 0.5     |         | 0.6     |                | 0.8    |                | ns |
| t <sub>H</sub>          | 0.7     |         | 0.8     |                | 1.0    |                | ns |
| t <sub>CO</sub>         |         | 0.3     |         | 0.4            |        | 0.5            | ns |
| t <sub>LUT</sub>        |         | 0.8     |         | 1.0            |        | 1.3            | ns |
| t <sub>ESBRC</sub>      |         | 1.7     |         | 2.1            |        | 2.4            | ns |
| t <sub>ESBWC</sub>      |         | 5.7     |         | 6.9            |        | 8.1            | ns |
| t <sub>ESBWESU</sub>    | 3.3     |         | 3.9     |                | 4.6    |                | ns |
| t <sub>ESBDATASU</sub>  | 2.2     |         | 2.7     |                | 3.1    |                | ns |
| t <sub>ESBDATAH</sub>   | 0.6     |         | 0.8     |                | 0.9    |                | ns |
| t <sub>ESBADDRSU</sub>  | 2.4     |         | 2.9     |                | 3.3    |                | ns |
| t <sub>ESBDATACO1</sub> |         | 1.3     |         | 1.6            |        | 1.8            | ns |
| t <sub>ESBDATACO2</sub> |         | 2.6     |         | 3.1            |        | 3.6            | ns |
| t <sub>ESBDD</sub>      |         | 2.5     |         | 3.3            |        | 3.6            | ns |
| t <sub>PD</sub>         |         | 2.5     |         | 3.0            |        | 3.6            | ns |
| t <sub>PTERMSU</sub>    | 2.3     |         | 2.6     |                | 3.2    |                | ns |
| t <sub>PTERMCO</sub>    |         | 1.5     |         | 1.8            |        | 2.1            | ns |
| t <sub>F1-4</sub>       |         | 0.5     |         | 0.6            |        | 0.7            | ns |
| t <sub>F5-20</sub>      |         | 1.6     |         | 1.7            |        | 1.8            | ns |
| t <sub>F20+</sub>       |         | 2.2     |         | 2.2            |        | 2.3            | ns |
| t <sub>CH</sub>         | 2.0     |         | 2.5     |                | 3.0    |                | ns |
| t <sub>CL</sub>         | 2.0     |         | 2.5     |                | 3.0    |                | ns |
| t <sub>CLRP</sub>       | 0.3     |         | 0.4     |                | 0.4    |                | ns |
| t <sub>PREP</sub>       | 0.5     |         | 0.5     |                | 0.5    |                | ns |
| t <sub>ESBCH</sub>      | 2.0     |         | 2.5     |                | 3.0    |                | ns |
| t <sub>ESBCL</sub>      | 2.0     |         | 2.5     |                | 3.0    |                | ns |
| t <sub>ESBWP</sub>      | 1.6     |         | 1.9     |                | 2.2    |                | ns |
| t <sub>ESBRP</sub>      | 1.0     |         | 1.3     |                | 1.4    |                | ns |

| Table 46. EP20K200 External Bidirectional Timing Parameters |                |     |        |                |     |                |    |  |  |
|-------------------------------------------------------------|----------------|-----|--------|----------------|-----|----------------|----|--|--|
| Symbol                                                      | -1 Speed Grade |     | -2 Spe | -2 Speed Grade |     | -3 Speed Grade |    |  |  |
|                                                             | Min            | Max | Min    | Max            | Min | Max            |    |  |  |
| t <sub>INSUBIDIR</sub> (1)                                  | 1.9            |     | 2.3    |                | 2.6 |                | ns |  |  |
| t <sub>INHBIDIR</sub> (1)                                   | 0.0            |     | 0.0    |                | 0.0 |                | ns |  |  |
| t <sub>OUTCOBIDIR</sub> (1)                                 | 2.0            | 4.6 | 2.0    | 5.6            | 2.0 | 6.8            | ns |  |  |
| t <sub>XZBIDIR</sub> (1)                                    |                | 5.0 |        | 5.9            |     | 6.9            | ns |  |  |
| t <sub>ZXBIDIR</sub> (1)                                    |                | 5.0 |        | 5.9            |     | 6.9            | ns |  |  |
| t <sub>INSUBIDIR</sub> (2)                                  | 1.1            |     | 1.2    |                | -   |                | ns |  |  |
| t <sub>INHBIDIR</sub> (2)                                   | 0.0            |     | 0.0    |                | -   |                | ns |  |  |
| t <sub>OUTCOBIDIR</sub> (2)                                 | 0.5            | 2.7 | 0.5    | 3.1            | -   | -              | ns |  |  |
| t <sub>XZBIDIR</sub> (2)                                    |                | 4.3 |        | 5.0            |     | -              | ns |  |  |
| t <sub>ZXBIDIR</sub> (2)                                    |                | 4.3 |        | 5.0            |     | -              | ns |  |  |

# Table 47. EP20K400 External Timing Parameters

| Symbol                 | ol -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed | Unit |    |
|------------------------|-------------------|-----|----------------|-----|----------|------|----|
|                        | Min               | Max | Min            | Max | Min      | Max  |    |
| t <sub>INSU</sub> (1)  | 1.4               |     | 1.8            |     | 2.0      |      | ns |
| t <sub>INH</sub> (1)   | 0.0               |     | 0.0            |     | 0.0      |      | ns |
| t <sub>OUTCO</sub> (1) | 2.0               | 4.9 | 2.0            | 6.1 | 2.0      | 7.0  | ns |
| t <sub>INSU</sub> (2)  | 0.4               |     | 1.0            |     | -        |      | ns |
| t <sub>INH</sub> (2)   | 0.0               |     | 0.0            |     | -        |      | ns |
| t <sub>OUTCO</sub> (2) | 0.5               | 3.1 | 0.5            | 4.1 | -        | -    | ns |

Table 48. EP20K400 External Bidirectional Timing Parameters

| Symbol                      | -1 Speed Grade |     | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|-----------------------------|----------------|-----|---------|---------|---------|----------|------|
|                             | Min            | Max | Min     | Max     | Min     | Max      |      |
| t <sub>INSUBIDIR</sub> (1)  | 1.4            |     | 1.8     |         | 2.0     |          | ns   |
| t <sub>INHBIDIR</sub> (1)   | 0.0            |     | 0.0     |         | 0.0     |          | ns   |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0            | 4.9 | 2.0     | 6.1     | 2.0     | 7.0      | ns   |
| t <sub>XZBIDIR</sub> (1)    |                | 7.3 |         | 8.9     |         | 10.3     | ns   |
| t <sub>ZXBIDIR</sub> (1)    |                | 7.3 |         | 8.9     |         | 10.3     | ns   |
| t <sub>INSUBIDIR</sub> (2)  | 0.5            |     | 1.0     |         | -       |          | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0            |     | 0.0     |         | -       |          | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5            | 3.1 | 0.5     | 4.1     | -       | -        | ns   |
| t <sub>XZBIDIR</sub> (2)    |                | 6.2 |         | 7.6     |         | -        | ns   |
| t <sub>ZXBIDIR</sub> (2)    |                | 6.2 |         | 7.6     |         | _        | ns   |

| Table 80. EP20K         | Table 80. EP20K300E f <sub>MAX</sub> ESB Timing Microparameters |      |      |      |      |      |    |  |  |  |
|-------------------------|-----------------------------------------------------------------|------|------|------|------|------|----|--|--|--|
| Symbol                  | -1                                                              |      |      | -2   |      | -3   |    |  |  |  |
|                         | Min                                                             | Max  | Min  | Max  | Min  | Max  |    |  |  |  |
| t <sub>ESBARC</sub>     |                                                                 | 1.79 |      | 2.44 |      | 3.25 | ns |  |  |  |
| t <sub>ESBSRC</sub>     |                                                                 | 2.40 |      | 3.12 |      | 4.01 | ns |  |  |  |
| t <sub>ESBAWC</sub>     |                                                                 | 3.41 |      | 4.65 |      | 6.20 | ns |  |  |  |
| t <sub>ESBSWC</sub>     |                                                                 | 3.68 |      | 4.68 |      | 5.93 | ns |  |  |  |
| t <sub>ESBWASU</sub>    | 1.55                                                            |      | 2.12 |      | 2.83 |      | ns |  |  |  |
| t <sub>ESBWAH</sub>     | 0.00                                                            |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>ESBWDSU</sub>    | 1.71                                                            |      | 2.33 |      | 3.11 |      | ns |  |  |  |
| t <sub>ESBWDH</sub>     | 0.00                                                            |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>ESBRASU</sub>    | 1.72                                                            |      | 2.34 |      | 3.13 |      | ns |  |  |  |
| t <sub>ESBRAH</sub>     | 0.00                                                            |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>ESBWESU</sub>    | 1.63                                                            |      | 2.36 |      | 3.28 |      | ns |  |  |  |
| t <sub>ESBWEH</sub>     | 0.00                                                            |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>ESBDATASU</sub>  | 0.07                                                            |      | 0.39 |      | 0.80 |      | ns |  |  |  |
| t <sub>ESBDATAH</sub>   | 0.13                                                            |      | 0.13 |      | 0.13 |      | ns |  |  |  |
| t <sub>ESBWADDRSU</sub> | 0.27                                                            |      | 0.67 |      | 1.17 |      | ns |  |  |  |
| t <sub>ESBRADDRSU</sub> | 0.34                                                            |      | 0.75 |      | 1.28 |      | ns |  |  |  |
| t <sub>ESBDATACO1</sub> |                                                                 | 1.03 |      | 1.20 |      | 1.40 | ns |  |  |  |
| t <sub>ESBDATACO2</sub> |                                                                 | 2.33 |      | 3.18 |      | 4.24 | ns |  |  |  |
| t <sub>ESBDD</sub>      |                                                                 | 3.41 |      | 4.65 |      | 6.20 | ns |  |  |  |
| t <sub>PD</sub>         |                                                                 | 1.68 |      | 2.29 |      | 3.06 | ns |  |  |  |
| t <sub>PTERMSU</sub>    | 0.96                                                            |      | 1.48 |      | 2.14 |      | ns |  |  |  |
| t <sub>PTERMCO</sub>    |                                                                 | 1.05 |      | 1.22 |      | 1.42 | ns |  |  |  |

| Table 81. EP20K300E f <sub>MAX</sub> Routing Delays |     |      |       |      |     |      |    |  |  |  |
|-----------------------------------------------------|-----|------|-------|------|-----|------|----|--|--|--|
| Symbol                                              |     | -1   | -2 -3 |      | 3   | Unit |    |  |  |  |
|                                                     | Min | Max  | Min   | Max  | Min | Max  |    |  |  |  |
| t <sub>F1-4</sub>                                   |     | 0.22 |       | 0.24 |     | 0.26 | ns |  |  |  |
| t <sub>F5-20</sub>                                  |     | 1.33 |       | 1.43 |     | 1.58 | ns |  |  |  |
| t <sub>F20+</sub>                                   |     | 3.63 |       | 3.93 |     | 4.35 | ns |  |  |  |

| Table 106. EP20K1500E Minimum Pulse Width Timing Parameters |         |                |      |                |      |                |    |  |  |
|-------------------------------------------------------------|---------|----------------|------|----------------|------|----------------|----|--|--|
| Symbol                                                      | -1 Spee | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |    |  |  |
|                                                             | Min     | Max            | Min  | Max            | Min  | Max            |    |  |  |
| t <sub>CH</sub>                                             | 1.25    |                | 1.43 |                | 1.67 |                | ns |  |  |
| t <sub>CL</sub>                                             | 1.25    |                | 1.43 |                | 1.67 |                | ns |  |  |
| t <sub>CLRP</sub>                                           | 0.20    |                | 0.20 |                | 0.20 |                | ns |  |  |
| t <sub>PREP</sub>                                           | 0.20    |                | 0.20 |                | 0.20 |                | ns |  |  |
| t <sub>ESBCH</sub>                                          | 1.25    |                | 1.43 |                | 1.67 |                | ns |  |  |
| t <sub>ESBCL</sub>                                          | 1.25    |                | 1.43 |                | 1.67 |                | ns |  |  |
| t <sub>ESBWP</sub>                                          | 1.28    |                | 1.51 |                | 1.65 |                | ns |  |  |
| t <sub>ESBRP</sub>                                          | 1.11    |                | 1.29 |                | 1.41 |                | ns |  |  |

| Table 107. EP20K1500E External Timing Parameters |                |      |         |                |      |                |    |  |  |  |
|--------------------------------------------------|----------------|------|---------|----------------|------|----------------|----|--|--|--|
| Symbol                                           | -1 Speed Grade |      | -2 Spee | -2 Speed Grade |      | -3 Speed Grade |    |  |  |  |
|                                                  | Min            | Max  | Min     | Max            | Min  | Max            |    |  |  |  |
| t <sub>INSU</sub>                                | 3.09           |      | 3.30    |                | 3.58 |                | ns |  |  |  |
| t <sub>INH</sub>                                 | 0.00           |      | 0.00    |                | 0.00 |                | ns |  |  |  |
| tоитсо                                           | 2.00           | 6.18 | 2.00    | 6.81           | 2.00 | 7.36           | ns |  |  |  |
| tINSUPLL                                         | 1.94           |      | 2.08    |                | -    |                | ns |  |  |  |
| t <sub>INHPLL</sub>                              | 0.00           |      | 0.00    |                | -    |                | ns |  |  |  |
| toutcopll                                        | 0.50           | 2.67 | 0.50    | 2.99           | -    | -              | ns |  |  |  |

# Revision History

The information contained in the *APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 supersedes information published in previous versions.

# Version 5.1

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 contains the following changes:

- In version 5.0, the VI input voltage spec was updated in Table 28 on page 63.
- In version 5.0, *Note* (5) to Tables 27 through 30 was revised.
- Added *Note* (2) to Figure 21 on page 33.

# Version 5.0

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.0 contains the following changes:

- Updated Tables 23 through 26. Removed 2.5-V operating condition tables because all APEX 20K devices are now 5.0-V tolerant.
- Updated conditions in Tables 33, 38 and 39.
- Updated data for t<sub>ESBDATAH</sub> parameter.

# Version 4.3

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.3 contains the following changes:

- Updated Figure 20.
- Updated *Note* (2) to Table 13.
- Updated notes to Tables 27 through 30.

### Version 4.2

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.2 contains the following changes:

- Updated Figure 29.
- Updated *Note* (1) to Figure 29.

# Version 4.1

APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes:

- *t*<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104.
- Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

