# E·XFL

### Altera - EP20K100EFC144-2 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Active                                                        |
| Number of LABs/CLBs            | 416                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 93                                                            |
| Number of Gates                | -                                                             |
| Voltage - Supply               | 1.71V ~ 1.89V                                                 |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                               |
| Package / Case                 | 144-BGA                                                       |
| Supplier Device Package        | 144-FBGA (13x13)                                              |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k100efc144-2 |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 5. APEX 20K FineLine BGA Package Options & I/O Count       Notes (1), (2) |         |         |         |                |           |
|---------------------------------------------------------------------------------|---------|---------|---------|----------------|-----------|
| Device                                                                          | 144 Pin | 324 Pin | 484 Pin | 672 Pin        | 1,020 Pin |
| EP20K30E                                                                        | 93      | 128     |         |                |           |
| EP20K60E                                                                        | 93      | 196     |         |                |           |
| EP20K100                                                                        |         | 252     |         |                |           |
| EP20K100E                                                                       | 93      | 246     |         |                |           |
| EP20K160E                                                                       |         |         | 316     |                |           |
| EP20K200                                                                        |         |         | 382     |                |           |
| EP20K200E                                                                       |         |         | 376     | 376            |           |
| EP20K300E                                                                       |         |         |         | 408            |           |
| EP20K400                                                                        |         |         |         | 502 <i>(3)</i> |           |
| EP20K400E                                                                       |         |         |         | 488 <i>(3)</i> |           |
| EP20K600E                                                                       |         |         |         | 508 <i>(3)</i> | 588       |
| EP20K1000E                                                                      |         |         |         | 508 <i>(3)</i> | 708       |
| EP20K1500E                                                                      |         |         |         |                | 808       |

#### Notes to Tables 4 and 5:

Г

- (1) I/O counts include dedicated input and clock pins.
- (2) APEX 20K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), 1.27-mm pitch ball-grid array (BGA), 1.00-mm pitch FineLine BGA, and pin-grid array (PGA) packages.
- (3) This device uses a thermally enhanced package, which is taller than the regular package. Consult the *Altera Device Package Information Data Sheet* for detailed package size information.

| Table 6. APEX 20K QFP, BGA & PGA Package Sizes                                                   |              |             |             |             |             |             |
|--------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------------|-------------|-------------|
| Feature                                                                                          | 144-Pin TQFP | 208-Pin QFP | 240-Pin QFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |
| Pitch (mm)                                                                                       | 0.50         | 0.50        | 0.50        | 1.27        | 1.27        | -           |
| Area (mm <sup>2</sup> )                                                                          | 484          | 924         | 1,218       | 1,225       | 2,025       | 3,906       |
| $\begin{array}{l} \text{Length} \times \text{Width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22      | 30.4 × 30.4 | 34.9×34.9   | 35 × 35     | 45 × 45     | 62.5 × 62.5 |

| Table 7. APEX 20K FineLine BGA Package Sizes                      |         |         |         |         |           |
|-------------------------------------------------------------------|---------|---------|---------|---------|-----------|
| Feature                                                           | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin |
| Pitch (mm)                                                        | 1.00    | 1.00    | 1.00    | 1.00    | 1.00      |
| Area (mm <sup>2</sup> )                                           | 169     | 361     | 529     | 729     | 1,089     |
| $\text{Length} \times \text{Width} \text{ (mm} \times \text{mm)}$ | 13 × 13 | 19×19   | 23 × 23 | 27 × 27 | 33 × 33   |

1

# Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

#### Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

### FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.



#### Figure 23. APEX 20KE CAM Block Diagram

CAM can be used in any application requiring high-speed searches, such as networking, communications, data compression, and cache management.

The APEX 20KE on-chip CAM provides faster system performance than traditional discrete CAM. Integrating CAM and logic into the APEX 20KE device eliminates off-chip and on-chip delays, improving system performance.

When in CAM mode, the ESB implements 32-word, 32-bit CAM. Wider or deeper CAM can be implemented by combining multiple CAMs with some ancillary logic implemented in LEs. The Quartus II software combines ESBs and LEs automatically to create larger CAMs.

CAM supports writing "don't care" bits into words of the memory. The "don't-care" bit can be used as a mask for CAM comparisons; any bit set to "don't-care" has no effect on matches.

The output of the CAM can be encoded or unencoded. When encoded, the ESB outputs an encoded address of the data's location. For instance, if the data is located in address 12, the ESB output is 12. When unencoded, the ESB uses its 16 outputs to show the location of the data over two clock cycles. In this case, if the data is located in address 12, the 12th output line goes high. When using unencoded outputs, two clock cycles are required to read the output because a 16-bit output bus is used to show the status of 32 words.

The encoded output is better suited for designs that ensure duplicate data is not written into the CAM. If duplicate data is written into two locations, the CAM's output will be incorrect. If the CAM may contain duplicate data, the unencoded output is a better solution; CAM with unencoded outputs can distinguish multiple data locations.

CAM can be pre-loaded with data during configuration, or it can be written during system operation. In most cases, two clock cycles are required to write each word into CAM. When "don't-care" bits are used, a third clock cycle is required. Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 27 shows how a row IOE connects to the interconnect.



Figure 28 shows how a column IOE connects to the interconnect.

#### Figure 28. Column IOE Connection to the Interconnect



### **Dedicated Fast I/O Pins**

APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed.

#### Advanced I/O Standard Support

APEX 20KE IOEs support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, 3.3-V PCI, PCI-X, 3.3-V AGP, LVDS, LVPECL, GTL+, CTT, HSTL Class I, SSTL-3 Class I and II, and SSTL-2 Class I and II.



For more information on I/O standards supported by APEX 20KE devices, see *Application Note* 117 (*Using Selectable I/O Standards in Altera Devices*).

The APEX 20KE device contains eight I/O banks. In QFP packages, the banks are linked to form four I/O banks. The I/O banks directly support all standards except LVDS and LVPECL. All I/O banks can support LVDS and LVPECL with the addition of external resistors. In addition, one block within a bank contains circuitry to support high-speed True-LVDS and LVPECL inputs, and another block within a particular bank supports high-speed True-LVDS and LVPECL outputs. The LVDS blocks support all of the I/O standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Each bank can also use a separate V<sub>REF</sub> level so that each bank can support any of the terminated standards (such as SSTL-3) independently. Within a bank, any one of the terminated standards can be supported. EP20K300E and larger APEX 20KE devices support the LVDS interface for data pins (smaller devices support LVDS clock pins, but not data pins). All EP20K300E and larger devices support the LVDS interface for data pins up to 155 Mbit per channel; EP20K400E devices and larger with an X-suffix on the ordering code add a serializer/deserializer circuit and PLL for higher-speed support.

Each bank can support multiple standards with the same VCCIO for output pins. Each bank can support one voltage-referenced I/O standard, but it can support multiple I/O standards with the same VCCIO voltage level. For example, when VCCIO is 3.3 V, a bank can support LVTTL, LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs.

When the LVDS banks are not used as LVDS I/O banks, they support all of the other I/O standards. Figure 29 shows the arrangement of the APEX 20KE I/O banks.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used.

| Table 14. Multiplication Factor Combinations |         |  |
|----------------------------------------------|---------|--|
| Clock 1                                      | Clock 2 |  |
| ×1                                           | ×1      |  |
| ×1, ×2                                       | ×2      |  |
| ×1, ×2, ×4                                   | ×4      |  |

### APEX 20KE ClockLock Feature

APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs.

The following sections describe some of the features offered by the APEX 20KE PLLs.

#### External PLL Feedback

The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM.

#### Clock Multiplication

The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$  or  $m/(n \times v)$ , where *m* and *k* range from 2 to 160, and *n* and *v* range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration.

| Table 19. APEX 20K J       | FAG Instructions                                                                                                                                                                                                                     |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction           | Description                                                                                                                                                                                                                          |
| SAMPLE/PRELOAD             | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |
| EXTEST                     | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                               |
| BYPASS (1)                 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |
| USERCODE                   | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                                            |
| IDCODE                     | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |
| ICR Instructions           | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>™</sup> or ByteBlasterMV <sup>™</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.                 |
| SignalTap Instructions (1) | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |

#### able 19 APFX 20K .ITAG Instruction

#### Note to Table 19:

(1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.

Table 22 shows the JTAG timing parameters and values for APEX 20K devices.

|                   | Table 22. AFEX ZOK JIAG Tilling Falameters & Values |     |     |      |  |  |
|-------------------|-----------------------------------------------------|-----|-----|------|--|--|
| Symbol            | Parameter                                           | Min | Max | Unit |  |  |
| t <sub>JCP</sub>  | TCK clock period                                    | 100 |     | ns   |  |  |
| t <sub>JCH</sub>  | TCK clock high time                                 | 50  |     | ns   |  |  |
| t <sub>JCL</sub>  | TCK clock low time                                  | 50  |     | ns   |  |  |
| t <sub>JPSU</sub> | JTAG port setup time                                | 20  |     | ns   |  |  |
| t <sub>JPH</sub>  | JTAG port hold time                                 | 45  |     | ns   |  |  |
| t <sub>JPCO</sub> | JTAG port clock to output                           |     | 25  | ns   |  |  |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output            |     | 25  | ns   |  |  |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance            |     | 25  | ns   |  |  |
| t <sub>JSSU</sub> | Capture register setup time                         | 20  |     | ns   |  |  |
| t <sub>JSH</sub>  | Capture register hold time                          | 45  |     | ns   |  |  |
| t <sub>JSCO</sub> | Update register clock to output                     |     | 35  | ns   |  |  |
| t <sub>JSZX</sub> | Update register high impedance to valid output      |     | 35  | ns   |  |  |
| t <sub>JSXZ</sub> | Update register valid output to high impedance      |     | 35  | ns   |  |  |

Table 22. APEX 20K JTAG Timing Parameters & Values

For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- Jam Programming & Test Language Specification

## **Generic Testing**

Each APEX 20K device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for APEX 20K devices are made under conditions equivalent to those shown in Figure 32. Multiple test patterns can be used to configure devices during all stages of the production flow.

| Symbol                         | Parameter                                                                 | Conditions                                                                            | Min | Тур | Мах                  | Unit |
|--------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|----------------------|------|
| V <sub>OL</sub>                | 3.3-V low-level TTL output voltage                                        | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                        |     |     | 0.45                 | V    |
|                                | 3.3-V low-level CMOS output voltage                                       | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                       |     |     | 0.2                  | V    |
|                                | 3.3-V low-level PCI output voltage                                        | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(11) |     |     | $0.1 	imes V_{CCIO}$ | V    |
| 2.5-V low-level output voltage | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)           |                                                                                       |     | 0.2 | V                    |      |
|                                |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.4                  | V    |
|                                |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.7                  | V    |
| l <sub>l</sub>                 | Input pin leakage current                                                 | $V_1 = 5.75$ to $-0.5$ V                                                              | -10 |     | 10                   | μA   |
| I <sub>OZ</sub>                | Tri-stated I/O pin leakage current                                        | V <sub>O</sub> = 5.75 to -0.5 V                                                       | -10 |     | 10                   | μΑ   |
| I <sub>CC0</sub>               | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | $V_1$ = ground, no load, no<br>toggling inputs, -1 speed<br>grade (12)                |     | 10  |                      | mA   |
|                                |                                                                           | V <sub>I</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades (12)  |     | 5   |                      | mA   |
| R <sub>CONF</sub>              | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (13)                                                        | 20  |     | 50                   | W    |
|                                | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (13)                                                      | 30  |     | 80                   | W    |

| Table 2            | Table 26. APEX 20K 5.0-V Tolerant Device Capacitance       Notes (2), (14) |                                     |     |     |      |
|--------------------|----------------------------------------------------------------------------|-------------------------------------|-----|-----|------|
| Symbol             | Parameter                                                                  | Conditions                          | Min | Мах | Unit |
| C <sub>IN</sub>    | Input capacitance                                                          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin                                   | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |
| C <sub>OUT</sub>   | Output capacitance                                                         | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |

#### Notes to Tables 23 through 26:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- All APEX 20K devices are 5.0-V tolerant. (2)
- (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- Numbers in parentheses are for industrial-temperature-range devices. (4)
- Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically. (5)
- All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are (6) powered.
- (7)Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  or 3.3 V.
- These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on (8)page 62.
- (9) The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 33 on page 68.
- (10) The I<sub>OH</sub> parameter refers to high-level TTL, PCI or CMOS output current.
- (11) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (12) This value is specified for normal device operation. The value may vary during power-up.
- (13) Pin pull-up resistance values will be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (14) Capacitance is sample-tested only.

Tables 27 through 30 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KE devices.

| Symbol             | Parameter                  | Conditions                                        | Min  | Max | Unit |
|--------------------|----------------------------|---------------------------------------------------|------|-----|------|
| V <sub>CCINT</sub> | Supply voltage             | With respect to ground (2)                        | -0.5 | 2.5 | V    |
| V <sub>CCIO</sub>  |                            |                                                   | -0.5 | 4.6 | V    |
| VI                 | DC input voltage           |                                                   | -0.5 | 4.6 | V    |
| I <sub>OUT</sub>   | DC output current, per pin |                                                   | -25  | 25  | mA   |
| T <sub>STG</sub>   | Storage temperature        | No bias                                           | -65  | 150 | °C   |
| T <sub>AMB</sub>   | Ambient temperature        | Under bias                                        | -65  | 135 | °C   |
| ΤJ                 | Junction temperature       | PQFP, RQFP, TQFP, and BGA packages,<br>under bias |      | 135 | °C   |
|                    |                            | Ceramic PGA packages, under bias                  |      | 150 | °C   |

| Table 2            | 8. APEX 20KE Device Recommende                      | ed Operating Conditions |                  |                   |      |
|--------------------|-----------------------------------------------------|-------------------------|------------------|-------------------|------|
| Symbol             | Parameter                                           | Conditions              | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)                | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)                | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)                | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
|                    | Supply voltage for output buffers, 1.8-V operation  | (3), (4)                | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| VI                 | Input voltage                                       | (5), (6)                | -0.5             | 4.0               | V    |
| Vo                 | Output voltage                                      |                         | 0                | V <sub>CCIO</sub> | V    |
| ТJ                 | Junction temperature                                | For commercial use      | 0                | 85                | °C   |
|                    |                                                     | For industrial use      | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                         |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                         |                  | 40                | ns   |

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters       (Part 2 of 2) |                                                    |  |  |
|---------------------------------------------------------------------------|----------------------------------------------------|--|--|
| Symbol                                                                    | Parameter                                          |  |  |
| t <sub>ESBDATACO2</sub>                                                   | ESB clock-to-output delay without output registers |  |  |
| t <sub>ESBDD</sub>                                                        | ESB data-in to data-out delay for RAM mode         |  |  |
| t <sub>PD</sub>                                                           | ESB macrocell input to non-registered output       |  |  |
| t <sub>PTERMSU</sub>                                                      | ESB macrocell register setup time before clock     |  |  |
| t <sub>PTERMCO</sub>                                                      | ESB macrocell register clock-to-output delay       |  |  |
| t <sub>F1-4</sub>                                                         | Fanout delay using local interconnect              |  |  |
| t <sub>F5-20</sub>                                                        | Fanout delay using MegaLab Interconnect            |  |  |
| t <sub>F20+</sub>                                                         | Fanout delay using FastTrack Interconnect          |  |  |
| t <sub>CH</sub>                                                           | Minimum clock high time from clock pin             |  |  |
| t <sub>CL</sub>                                                           | Minimum clock low time from clock pin              |  |  |
| t <sub>CLRP</sub>                                                         | LE clear pulse width                               |  |  |
| t <sub>PREP</sub>                                                         | LE preset pulse width                              |  |  |
| t <sub>ESBCH</sub>                                                        | Clock high time                                    |  |  |
| t <sub>ESBCL</sub>                                                        | Clock low time                                     |  |  |
| t <sub>ESBWP</sub>                                                        | Write pulse width                                  |  |  |
| t <sub>ESBRP</sub>                                                        | Read pulse width                                   |  |  |

### Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20  | K External Timing Parameters Note (1)                   |  |  |  |  |  |
|--------------------|---------------------------------------------------------|--|--|--|--|--|
| Symbol             | Clock Parameter                                         |  |  |  |  |  |
| t <sub>INSU</sub>  | Setup time with global clock at IOE register            |  |  |  |  |  |
| t <sub>INH</sub>   | Hold time with global clock at IOE register             |  |  |  |  |  |
| t <sub>оитсо</sub> | Clock-to-output delay with global clock at IOE register |  |  |  |  |  |

| Table 33. APEX 20K External Bidirectional Timing Parameters         Note (1) |                                                                                            |            |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--|--|--|--|--|--|
| Symbol                                                                       | Parameter                                                                                  | Conditions |  |  |  |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                       | Setup time for bidirectional pins with global clock at same-row or same-column LE register |            |  |  |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                        | Hold time for bidirectional pins with global clock at same-row or same-column LE register  |            |  |  |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                                      | Clock-to-output delay for bidirectional pins with global clock at IOE register             | C1 = 10 pF |  |  |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                         | Synchronous IOE output buffer disable delay                                                | C1 = 10 pF |  |  |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                         | Synchronous IOE output buffer enable delay, slow slew rate = off                           | C1 = 10 pF |  |  |  |  |  |  |  |

#### Notes to Tables 43 through 48:

- (1) This parameter is measured without using ClockLock or ClockBoost circuits.
- (2) This parameter is measured using ClockLock or ClockBoost circuits.

Tables 49 through 54 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K30E APEX 20KE devices.

| Symbol           | -    | 1    | -2   |      | -3   |      | Unit |
|------------------|------|------|------|------|------|------|------|
|                  | Min  | Max  | Min  | Max  | Min  | Max  | ]    |
| t <sub>SU</sub>  | 0.01 |      | 0.02 |      | 0.02 |      | ns   |
| t <sub>H</sub>   | 0.11 |      | 0.16 |      | 0.23 |      | ns   |
| t <sub>CO</sub>  |      | 0.32 |      | 0.45 |      | 0.67 | ns   |
| t <sub>LUT</sub> |      | 0.85 |      | 1.20 |      | 1.77 | ns   |

| Table 57. EP2      | OK6OE f <sub>max</sub> r | outing Delays |     |      |     |      |    |  |
|--------------------|--------------------------|---------------|-----|------|-----|------|----|--|
| Symbol             | -1                       |               |     | -2   |     | -3   |    |  |
|                    | Min                      | Max           | Min | Max  | Min | Max  |    |  |
| t <sub>F1-4</sub>  |                          | 0.24          |     | 0.26 |     | 0.30 | ns |  |
| t <sub>F5-20</sub> |                          | 1.45          |     | 1.58 |     | 1.79 | ns |  |
| t <sub>F20+</sub>  |                          | 1.96          |     | 2.14 |     | 2.45 | ns |  |

| Table 58. EP2      | 20K60E Minimi | um Pulse Wi | ith Timing Pa | rameters |      |      |    |
|--------------------|---------------|-------------|---------------|----------|------|------|----|
| Symbol             | -             | -1          |               | 2        | -:   | Unit |    |
|                    | Min           | Max         | Min           | Max      | Min  | Max  |    |
| t <sub>CH</sub>    | 2.00          |             | 2.50          |          | 2.75 |      | ns |
| t <sub>CL</sub>    | 2.00          |             | 2.50          |          | 2.75 |      | ns |
| t <sub>CLRP</sub>  | 0.20          |             | 0.28          |          | 0.41 |      | ns |
| t <sub>PREP</sub>  | 0.20          |             | 0.28          |          | 0.41 |      | ns |
| t <sub>ESBCH</sub> | 2.00          |             | 2.50          |          | 2.75 |      | ns |
| t <sub>ESBCL</sub> | 2.00          |             | 2.50          |          | 2.75 |      | ns |
| t <sub>ESBWP</sub> | 1.29          |             | 1.80          |          | 2.66 |      | ns |
| t <sub>ESBRP</sub> | 1.04          |             | 1.45          |          | 2.14 |      | ns |

| Table 59. EP20K60E External Timing Parameters |      |      |      |      |      |      |    |  |  |  |
|-----------------------------------------------|------|------|------|------|------|------|----|--|--|--|
| Symbol                                        | -    | -1   |      | -2   |      | -3   |    |  |  |  |
|                                               | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |
| t <sub>INSU</sub>                             | 2.03 |      | 2.12 |      | 2.23 |      | ns |  |  |  |
| t <sub>INH</sub>                              | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>outco</sub>                            | 2.00 | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns |  |  |  |
| t <sub>INSUPLL</sub>                          | 1.12 |      | 1.15 |      | -    |      | ns |  |  |  |
| t <sub>INHPLL</sub>                           | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |
| toutcopll                                     | 0.50 | 3.37 | 0.50 | 3.69 | -    | -    | ns |  |  |  |

| Table 69. EP2      | OK160E f <sub>max</sub> i | Routing Delay | s   |      |     |      |      |
|--------------------|---------------------------|---------------|-----|------|-----|------|------|
| Symbol             | -1                        |               | -2  |      | -3  |      | Unit |
|                    | Min                       | Max           | Min | Max  | Min | Max  |      |
| t <sub>F1-4</sub>  |                           | 0.25          |     | 0.26 |     | 0.28 | ns   |
| t <sub>F5-20</sub> |                           | 1.00          |     | 1.18 |     | 1.35 | ns   |
| t <sub>F20+</sub>  |                           | 1.95          |     | 2.19 |     | 2.30 | ns   |

| Symbol             | -    | 1   | -2   |     | -3   | 3   | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max |      |
| t <sub>CH</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CL</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>ESBCH</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBCL</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBWP</sub> | 1.15 |     | 1.45 |     | 1.73 |     | ns   |
| t <sub>ESBRP</sub> | 0.93 |     | 1.15 |     | 1.38 |     | ns   |

| Table 71. EP20K160E External Timing Parameters |      |      |      |      |      |      |    |  |  |  |
|------------------------------------------------|------|------|------|------|------|------|----|--|--|--|
| Symbol                                         | -    | -1   |      | -2   |      | -3   |    |  |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |
| t <sub>INSU</sub>                              | 2.23 |      | 2.34 |      | 2.47 |      | ns |  |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns |  |  |  |
| t <sub>INSUPLL</sub>                           | 2.12 |      | 2.07 |      | -    |      | ns |  |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |
| toutcopll                                      | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns |  |  |  |

| Symbol                    | -    | 1    | -    | 2    | -    | Unit |    |
|---------------------------|------|------|------|------|------|------|----|
|                           | Min  | Max  | Min  | Мах  | Min  | Max  |    |
| t <sub>insubidir</sub>    | 2.86 |      | 3.24 |      | 3.54 |      | ns |
| t <sub>inhbidir</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>outcobidir</sub>   | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns |
| t <sub>xzbidir</sub>      |      | 7.43 |      | 8.23 |      | 8.58 | ns |
| tzxbidir                  |      | 7.43 |      | 8.23 |      | 8.58 | ns |
| t <sub>insubidirpll</sub> | 4.93 |      | 5.48 |      | -    |      | ns |
| t <sub>inhbidirpll</sub>  | 0.00 |      | 0.00 |      | -    |      | ns |
| toutcobidirpll            | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns |
| t <sub>XZBIDIRPLL</sub>   |      | 5.36 |      | 5.99 |      | -    | ns |
| t <sub>ZXBIDIRPLL</sub>   |      | 5.36 |      | 5.99 |      | -    | ns |

Tables 73 through 78 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K200E APEX 20KE devices.

| Table 73. EP2    | OK200E f <sub>max</sub> | LE Timing Mic | roparameter | s    |      |      |    |
|------------------|-------------------------|---------------|-------------|------|------|------|----|
| Symbol           | mbol -1                 |               | -2          |      | -3   |      |    |
|                  | Min                     | Max           | Min         | Max  | Min  | Мах  |    |
| t <sub>SU</sub>  | 0.23                    |               | 0.24        |      | 0.26 |      | ns |
| t <sub>H</sub>   | 0.23                    |               | 0.24        |      | 0.26 |      | ns |
| t <sub>CO</sub>  |                         | 0.26          |             | 0.31 |      | 0.36 | ns |
| t <sub>LUT</sub> |                         | 0.70          |             | 0.90 |      | 1.14 | ns |

#### **Altera Corporation**

| Table 78. EP20K200E External Bidirectional Timing Parameters |      |      |      |      |      |      |    |  |  |
|--------------------------------------------------------------|------|------|------|------|------|------|----|--|--|
| Symbol                                                       | -1   |      | -    | 2    | -    | Unit |    |  |  |
|                                                              | Min  | Мах  | Min  | Max  | Min  | Max  |    |  |  |
| t <sub>insubidir</sub>                                       | 2.81 |      | 3.19 |      | 3.54 |      | ns |  |  |
| t <sub>INHBIDIR</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns |  |  |
| t <sub>XZBIDIR</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns |  |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns |  |  |
| t <sub>insubidirpll</sub>                                    | 3.30 |      | 3.64 |      | -    |      | ns |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns |  |  |
| t <sub>XZBIDIRPLL</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns |  |  |

Tables 79 through 84 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices.

| Table 79. EP20K300E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |
|----------------------------------------------------------------|------|------|------|------|------|------|------|
| Symbol                                                         | -1   |      | -2   |      | -3   |      | Unit |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>SU</sub>                                                | 0.16 |      | 0.17 |      | 0.18 |      | ns   |
| t <sub>H</sub>                                                 | 0.31 |      | 0.33 |      | 0.38 |      | ns   |
| t <sub>CO</sub>                                                |      | 0.28 |      | 0.38 |      | 0.51 | ns   |
| t <sub>LUT</sub>                                               |      | 0.79 |      | 1.07 |      | 1.43 | ns   |

| Symbol             | -1   |     | -2   |     | -3   |     | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max |      |
| t <sub>CH</sub>    | 1.25 |     | 1.43 |     | 1.67 |     | ns   |
| t <sub>CL</sub>    | 1.25 |     | 1.43 |     | 1.67 |     | ns   |
| t <sub>CLRP</sub>  | 0.19 |     | 0.26 |     | 0.35 |     | ns   |
| t <sub>PREP</sub>  | 0.19 |     | 0.26 |     | 0.35 |     | ns   |
| t <sub>ESBCH</sub> | 1.25 |     | 1.43 |     | 1.67 |     | ns   |
| t <sub>ESBCL</sub> | 1.25 |     | 1.43 |     | 1.67 |     | ns   |
| t <sub>ESBWP</sub> | 1.25 |     | 1.71 |     | 2.28 |     | ns   |
| t <sub>ESBRP</sub> | 1.01 |     | 1.38 |     | 1.84 |     | ns   |

| Symbol               | -1   |      | -2   |      | -3   |      | Unit |
|----------------------|------|------|------|------|------|------|------|
|                      | Min  | Мах  | Min  | Max  | Min  | Max  |      |
| t <sub>INSU</sub>    | 2.31 |      | 2.44 |      | 2.57 |      | ns   |
| t <sub>INH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>outco</sub>   | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns   |
| t <sub>insupll</sub> | 1.76 |      | 1.85 |      | -    |      | ns   |
| t <sub>INHPLL</sub>  | 0.00 |      | 0.00 |      | -    |      | ns   |
| toutcopll            | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns   |

| Symbol                    | -1   |      | -2   |      | -3   |      | Unit |
|---------------------------|------|------|------|------|------|------|------|
|                           | Min  | Max  | Min  | Max  | Min  | Max  | 1    |
| t <sub>insubidir</sub>    | 2.77 |      | 2.85 |      | 3.11 |      | ns   |
| t <sub>inhbidir</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| toutcobidir               | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns   |
| t <sub>XZBIDIR</sub>      |      | 7.59 |      | 8.30 |      | 9.09 | ns   |
| t <sub>zxbidir</sub>      |      | 7.59 |      | 8.30 |      | 9.09 | ns   |
| t <sub>insubidirpll</sub> | 2.50 |      | 2.76 |      | -    |      | ns   |
| t <sub>inhbidirpll</sub>  | 0.00 |      | 0.00 |      | -    |      | ns   |
| toutcobidirpll            | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns   |
| t <sub>XZBIDIRPLL</sub>   |      | 5.00 |      | 5.43 |      | -    | ns   |
| t <sub>ZXBIDIRPLL</sub>   |      | 5.00 |      | 5.43 |      | -    | ns   |