## E·XFL

### Altera - EP20K100EFC144-3 Datasheet



Welcome to <u>E-XFL.COM</u>

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Active                                                        |
| Number of LABs/CLBs            | 416                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 93                                                            |
| Number of Gates                | -                                                             |
| Voltage - Supply               | 1.71V ~ 1.89V                                                 |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                               |
| Package / Case                 | 144-BGA                                                       |
| Supplier Device Package        | 144-FBGA (13x13)                                              |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k100efc144-3 |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required.

APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy.

After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications.

APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations.

The Quartus II software provides NativeLink interfaces to other industrystandard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture.

### Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

### **MegaLAB Structure**

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.





Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software.

| Table 10. APEX 20K Programmable Delay Chains                          |                                        |  |  |  |  |  |
|-----------------------------------------------------------------------|----------------------------------------|--|--|--|--|--|
| Programmable Delays                                                   | Quartus II Logic Option                |  |  |  |  |  |
| Input pin to core delay Decrease input delay to internal ce           |                                        |  |  |  |  |  |
| Input pin to input register delay                                     | Decrease input delay to input register |  |  |  |  |  |
| Core to output register delay Decrease input delay to output register |                                        |  |  |  |  |  |
| Output register $t_{CO}$ delay                                        |                                        |  |  |  |  |  |

### The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices.

The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.

APEX 20KE devices include an enhanced IOE, which drives the FastRow interconnect. The FastRow interconnect connects a column I/O pin directly to the LAB local interconnect within two MegaLAB structures. This feature provides fast setup times for pins that drive high fan-outs with complex logic, such as PCI designs. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The APEX 20KE IOE also includes direct support for open-drain operation, giving faster clock-to-output for open-drain signals. Some programmable delays in the APEX 20KE IOE offer multiple levels of delay to fine-tune setup and hold time requirements. The Quartus II software compiler can set these delays automatically to minimize setup time while providing a zero hold time.

Table 11 describes the APEX 20KE programmable delays and their logic options in the Quartus II software.

| Table 11. APEX 20KE Programmable Delay Chains |                                         |  |  |  |  |
|-----------------------------------------------|-----------------------------------------|--|--|--|--|
| Programmable Delays Quartus II Logic Option   |                                         |  |  |  |  |
| Input Pin to Core Delay                       | Decrease input delay to internal cells  |  |  |  |  |
| Input Pin to Input Register Delay             | Decrease input delay to input registers |  |  |  |  |
| Core to Output Register Delay                 | Decrease input delay to output register |  |  |  |  |
| Output Register t <sub>CO</sub> Delay         | Increase delay to output pin            |  |  |  |  |
| Clock Enable Delay                            | Increase clock enable delay             |  |  |  |  |

The register in the APEX 20KE IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, an asynchronous preset can control the register. Figure 26 shows how fast bidirectional I/O pins are implemented in APEX 20KE devices. This feature is useful for cases where the APEX 20KE device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.



#### Figure 29. APEX 20KE I/O Banks

#### Notes to Figure 29:

- For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE Devices).
- (2) If the LVDS input and output blocks are not used for LVDS, they can support all of the I/O standards and can be used as input, output, or bidirectional pins with V<sub>CCIO</sub> set to 3.3 V, 2.5 V, or 1.8 V.

### Power Sequencing & Hot Socketing

Because APEX 20K and APEX 20KE devices can be used in a mixedvoltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the  $V_{CCIO}$  and  $V_{CCINT}$  power supplies may be powered in any order.

For more information, please refer to the "Power Sequencing Considerations" section in the *Configuring APEX 20KE & APEX 20KC Devices* chapter of the *Configuration Devices Handbook*.

Signals can be driven into APEX 20K devices before and during power-up without damaging the device. In addition, APEX 20K devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20K and APEX 20KE devices operate as specified by the user.

| Symbol                | Parameter                                                           | Min | Max | Unit |
|-----------------------|---------------------------------------------------------------------|-----|-----|------|
| t <sub>SKEW</sub>     | Skew delay between related<br>ClockLock/ClockBoost-generated clocks |     | 500 | ps   |
| JITTER                | Jitter on ClockLock/ClockBoost-generated clock (5)                  |     | 200 | ps   |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)            |     | 50  | ps   |

Notes to Table 15:

- (1) The PLL input frequency range for the EP20K100-1X device for 1x multiplication is 25 MHz to 175 MHz.
- (2) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured first. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the lock time is less than the configuration time.
- (4) The jitter specification is measured under long-term observation.
- (5) If the input clock stability is 100 ps,  $t_{JITTER}$  is 250 ps.

## Table 16 summarizes the APEX 20K ClockLock and ClockBoost parameters for -2 speed grade devices.

| Symbol                | Parameter                                                                                                                  | Min | Max        | Unit |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|------|
| f <sub>out</sub>      | Output frequency                                                                                                           | 25  | 170        | MHz  |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                    | 25  | 170        | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                    | 16  | 80         | MHz  |
| f <sub>CLK4</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                    | 10  | 34         | MHz  |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock/ClockBoost-generated clock                                                                        | 40  | 60         | %    |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals one) (1) |     | 25,000 (2) | PPM  |
| t <sub>R</sub>        | Input rise time                                                                                                            |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                                                                            |     | 5          | ns   |
| t <sub>LOCK</sub>     | Time required for ClockLock/ ClockBoost to acquire lock (3)                                                                |     | 10         | μs   |
| t <sub>SKEW</sub>     | Skew delay between related ClockLock/ ClockBoost-<br>generated clock                                                       | 500 | 500        | ps   |
| t <sub>JITTER</sub>   | Jitter on ClockLock/ ClockBoost-generated clock (4)                                                                        |     | 200        | ps   |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                                                                   |     | 50         | ps   |

### Table 16. APEX 20K ClockLock & ClockBoost Parameters for -2 Speed Grade Devices

| Symbol                  | Parameter                                        | I/O Standard       | -1X Spe | ed Grade | -2X Speed Grade |     | Units |
|-------------------------|--------------------------------------------------|--------------------|---------|----------|-----------------|-----|-------|
|                         |                                                  | -                  | Min     | Max      | Min             | Max |       |
| f <sub>VCO</sub> (4)    | Voltage controlled oscillator<br>operating range |                    | 200     | 500      | 200             | 500 | MHz   |
| f <sub>CLOCK0</sub>     | Clock0 PLL output frequency for internal use     |                    | 1.5     | 335      | 1.5             | 200 | MHz   |
| f <sub>CLOCK1</sub>     | Clock1 PLL output frequency for internal use     |                    | 20      | 335      | 20              | 200 | MHz   |
| fCLOCK0_EXT             | Output clock frequency for                       | 3.3-V LVTTL        | 1.5     | 245      | 1.5             | 226 | MHz   |
|                         | external clock0 output                           | 2.5-V LVTTL        | 1.5     | 234      | 1.5             | 221 | MHz   |
|                         |                                                  | 1.8-V LVTTL        | 1.5     | 223      | 1.5             | 216 | MHz   |
|                         |                                                  | GTL+               | 1.5     | 205      | 1.5             | 193 | MHz   |
|                         |                                                  | SSTL-2 Class<br>I  | 1.5     | 158      | 1.5             | 157 | MHz   |
|                         |                                                  | SSTL-2 Class<br>II | 1.5     | 142      | 1.5             | 142 | MHz   |
|                         |                                                  | SSTL-3 Class<br>I  | 1.5     | 166      | 1.5             | 162 | MHz   |
|                         |                                                  | SSTL-3 Class<br>II | 1.5     | 149      | 1.5             | 146 | MHz   |
|                         |                                                  | LVDS               | 1.5     | 420      | 1.5             | 350 | MHz   |
| f <sub>CLOCK1_EXT</sub> | Output clock frequency for                       | 3.3-V LVTTL        | 20      | 245      | 20              | 226 | MHz   |
|                         | external clock1 output                           | 2.5-V LVTTL        | 20      | 234      | 20              | 221 | MHz   |
|                         |                                                  | 1.8-V LVTTL        | 20      | 223      | 20              | 216 | MHz   |
|                         |                                                  | GTL+               | 20      | 205      | 20              | 193 | MHz   |
|                         |                                                  | SSTL-2 Class<br>I  | 20      | 158      | 20              | 157 | MHz   |
|                         |                                                  | SSTL-2 Class<br>II | 20      | 142      | 20              | 142 | MHz   |
|                         |                                                  | SSTL-3 Class<br>I  | 20      | 166      | 20              | 162 | MHz   |
|                         |                                                  | SSTL-3 Class<br>II | 20      | 149      | 20              | 146 | MHz   |
|                         |                                                  | LVDS               | 20      | 420      | 20              | 350 | MHz   |

| Table 18. I     | APEX 20KE Clock Input & | Output Parameters  | (Part 2                 | of 2) Note | e (1)     |       |     |
|-----------------|-------------------------|--------------------|-------------------------|------------|-----------|-------|-----|
| Symbol          | Parameter               | I/O Standard       | tandard -1X Speed Grade |            | -2X Speed | Units |     |
|                 |                         |                    | Min                     | Max        | Min       | Max   |     |
| f <sub>IN</sub> | Input clock frequency   | 3.3-V LVTTL        | 1.5                     | 290        | 1.5       | 257   | MHz |
|                 |                         | 2.5-V LVTTL        | 1.5                     | 281        | 1.5       | 250   | MHz |
|                 |                         | 1.8-V LVTTL        | 1.5                     | 272        | 1.5       | 243   | MHz |
|                 |                         | GTL+               | 1.5                     | 303        | 1.5       | 261   | MHz |
|                 |                         | SSTL-2 Class<br>I  | 1.5                     | 291        | 1.5       | 253   | MHz |
|                 |                         | SSTL-2 Class<br>II | 1.5                     | 291        | 1.5       | 253   | MHz |
|                 |                         | SSTL-3 Class<br>I  | 1.5                     | 300        | 1.5       | 260   | MHz |
|                 |                         | SSTL-3 Class<br>II | 1.5                     | 300        | 1.5       | 260   | MHz |
|                 |                         | LVDS               | 1.5                     | 420        | 1.5       | 350   | MHz |

#### Notes to Tables 17 and 18:

 All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.

- (2) The maximum lock time is 40 µs or 2000 input clock cycles, whichever occurs first.
- (3) Before configuration, the PLL circuits are disable and powered down. During configuration, the PLLs are still disabled. The PLLs begin to lock once the device is in the user mode. If the clock enable feature is used, lock begins once the CLKLK\_ENA pin goes high in user mode.
- (4) The PLL VCO operating range is 200 MHz ð f<sub>VCO</sub> ð 840 MHz for LVDS mode.

### SignalTap Embedded Logic Analyzer

APEX 20K devices include device enhancements to support the SignalTap embedded logic analyzer. By including this circuitry, the APEX 20K device provides the ability to monitor design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages such as FineLine BGA packages because adding a connection to a pin during the debugging process can be difficult after a board is designed and manufactured.

| Table 2            | 8. APEX 20KE Device Recommende                      | ed Operating Conditions |                  |                   |      |
|--------------------|-----------------------------------------------------|-------------------------|------------------|-------------------|------|
| Symbol             | Parameter                                           | Conditions              | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)                | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)                | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)                | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
|                    | Supply voltage for output buffers, 1.8-V operation  | (3), (4)                | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| VI                 | Input voltage                                       | (5), (6)                | -0.5             | 4.0               | V    |
| Vo                 | Output voltage                                      |                         | 0                | V <sub>CCIO</sub> | V    |
| ТJ                 | Junction temperature                                | For commercial use      | 0                | 85                | °C   |
|                    |                                                     | For industrial use      | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                         |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                         |                  | 40                | ns   |

| Symbol            | Parameter                                                                 | Conditions                                                                           | Min                                  | Тур | Max                                  | Unit |
|-------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------|-----|--------------------------------------|------|
| V <sub>IH</sub>   | High-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                     |                                                                                      | 1.7, 0.5 × V <sub>CCIO</sub><br>(10) |     | 4.1                                  | V    |
| V <sub>IL</sub>   | Low-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                      |                                                                                      | -0.5                                 |     | 0.8, 0.3 × V <sub>CCIO</sub><br>(10) | V    |
| V <sub>OH</sub>   | 3.3-V high-level LVTTL output voltage                                     | I <sub>OH</sub> = -12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(11)</i>               | 2.4                                  |     |                                      | ۷    |
|                   | 3.3-V high-level LVCMOS output voltage                                    | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(11)</i>              | V <sub>CCIO</sub> – 0.2              |     |                                      | V    |
|                   | 3.3-V high-level PCI output voltage                                       | I <sub>OH</sub> = -0.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>( <i>11</i> ) | $0.9 	imes V_{CCIO}$                 |     |                                      | V    |
|                   | 2.5-V high-level output voltage                                           | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                     | 2.1                                  |     |                                      | V    |
|                   |                                                                           | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(11)</i>                | 2.0                                  |     |                                      | ۷    |
|                   |                                                                           | I <sub>OH</sub> = -2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(11)</i>                | 1.7                                  |     |                                      | v    |
| V <sub>OL</sub>   | 3.3-V low-level LVTTL output<br>voltage                                   | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(12)</i>                |                                      |     | 0.4                                  | V    |
|                   | 3.3-V low-level LVCMOS output voltage                                     | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V ( <i>12</i> )             |                                      |     | 0.2                                  | V    |
|                   | 3.3-V low-level PCI output voltage                                        | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>( <i>12</i> )  |                                      |     | $0.1 \times V_{CCIO}$                | V    |
|                   | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>               |                                      |     | 0.2                                  | V    |
|                   |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>                 |                                      |     | 0.4                                  | V    |
|                   |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>                 |                                      |     | 0.7                                  | V    |
| l <sub>l</sub>    | Input pin leakage current                                                 | V <sub>I</sub> = 4.1 to -0.5 V (13)                                                  | -10                                  |     | 10                                   | μA   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                        | V <sub>O</sub> = 4.1 to -0.5 V (13)                                                  | -10                                  |     | 10                                   | μΑ   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | V <sub>I</sub> = ground, no load, no<br>toggling inputs, -1 speed<br>grade           |                                      | 10  |                                      | mA   |
|                   |                                                                           | V <sub>1</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades      |                                      | 5   |                                      | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (14)                                                       | 20                                   |     | 50                                   | kΩ   |
|                   | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (14)                                                     | 30                                   |     | 80                                   | kΩ   |
|                   |                                                                           | V <sub>CCIO</sub> = 1.71 V (14)                                                      | 60                                   |     | 150                                  | kΩ   |



Figure 35 shows the output drive characteristics of APEX 20KE devices.

*Note to Figure 35:*(1) These are transient (AC) currents.

### **Timing Model**

The high-performance FastTrack and MegaLAB interconnect routing resources ensure predictable performance, accurate simulation, and accurate timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

#### Note to Tables 32 and 33:

(1) These timing parameters are sample-tested only.

Tables 34 through 37 show APEX 20KE LE, ESB, routing, and functional timing microparameters for the  $f_{MAX}$  timing model.

| Table 34. APL    | Table 34. APEX 20KE LE Timing Microparameters |  |  |  |  |
|------------------|-----------------------------------------------|--|--|--|--|
| Symbol Parameter |                                               |  |  |  |  |
| t <sub>SU</sub>  | LE register setup time before clock           |  |  |  |  |
| t <sub>H</sub>   | LE register hold time after clock             |  |  |  |  |
| t <sub>CO</sub>  | LE register clock-to-output delay             |  |  |  |  |
| t <sub>LUT</sub> | LUT delay for data-in to data-out             |  |  |  |  |

| Table 35. APE           | X 20KE ESB Timing Microparameters                                    |
|-------------------------|----------------------------------------------------------------------|
| Symbol                  | Parameter                                                            |
| t <sub>ESBARC</sub>     | ESB Asynchronous read cycle time                                     |
| t <sub>ESBSRC</sub>     | ESB Synchronous read cycle time                                      |
| t <sub>ESBAWC</sub>     | ESB Asynchronous write cycle time                                    |
| t <sub>ESBSWC</sub>     | ESB Synchronous write cycle time                                     |
| t <sub>ESBWASU</sub>    | ESB write address setup time with respect to WE                      |
| t <sub>ESBWAH</sub>     | ESB write address hold time with respect to WE                       |
| t <sub>ESBWDSU</sub>    | ESB data setup time with respect to WE                               |
| t <sub>ESBWDH</sub>     | ESB data hold time with respect to WE                                |
| t <sub>ESBRASU</sub>    | ESB read address setup time with respect to RE                       |
| t <sub>ESBRAH</sub>     | ESB read address hold time with respect to RE                        |
| t <sub>ESBWESU</sub>    | ESB WE setup time before clock when using input register             |
| t <sub>ESBWEH</sub>     | ESB WE hold time after clock when using input register               |
| t <sub>ESBDATASU</sub>  | ESB data setup time before clock when using input register           |
| t <sub>ESBDATAH</sub>   | ESB data hold time after clock when using input register             |
| <sup>t</sup> ESBWADDRSU | ESB write address setup time before clock when using input registers |
| t <sub>ESBRADDRSU</sub> | ESB read address setup time before clock when using input registers  |
| t <sub>ESBDATACO1</sub> | ESB clock-to-output delay when using output registers                |
| t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers                   |
| t <sub>ESBDD</sub>      | ESB data-in to data-out delay for RAM mode                           |
| t <sub>PD</sub>         | ESB Macrocell input to non-registered output                         |
| t <sub>PTERMSU</sub>    | ESB Macrocell register setup time before clock                       |
| t <sub>PTERMCO</sub>    | ESB Macrocell register clock-to-output delay                         |

| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Units |
|-------------------------|----------------|-----|----------------|-----|----------------|-----|-------|
|                         | Min            | Мах | Min            | Max | Min            | Max |       |
| t <sub>SU</sub>         | 0.5            |     | 0.6            |     | 0.8            |     | ns    |
| t <sub>H</sub>          | 0.7            |     | 0.8            |     | 1.0            |     | ns    |
| t <sub>co</sub>         |                | 0.3 |                | 0.4 |                | 0.5 | ns    |
| t <sub>lut</sub>        |                | 0.8 |                | 1.0 |                | 1.3 | ns    |
| t <sub>ESBRC</sub>      |                | 1.7 |                | 2.1 |                | 2.4 | ns    |
| t <sub>ESBWC</sub>      |                | 5.7 |                | 6.9 |                | 8.1 | ns    |
| t <sub>ESBWESU</sub>    | 3.3            |     | 3.9            |     | 4.6            |     | ns    |
| t <sub>ESBDATASU</sub>  | 2.2            |     | 2.7            |     | 3.1            |     | ns    |
| t <sub>ESBDATAH</sub>   | 0.6            |     | 0.8            |     | 0.9            |     | ns    |
| t <sub>ESBADDRSU</sub>  | 2.4            |     | 2.9            |     | 3.3            |     | ns    |
| t <sub>ESBDATACO1</sub> |                | 1.3 |                | 1.6 |                | 1.8 | ns    |
| t <sub>ESBDATACO2</sub> |                | 2.6 |                | 3.1 |                | 3.6 | ns    |
| t <sub>ESBDD</sub>      |                | 2.5 |                | 3.3 |                | 3.6 | ns    |
| t <sub>PD</sub>         |                | 2.5 |                | 3.0 |                | 3.6 | ns    |
| t <sub>PTERMSU</sub>    | 2.3            |     | 2.7            |     | 3.2            |     | ns    |
| t <sub>PTERMCO</sub>    |                | 1.5 |                | 1.8 |                | 2.1 | ns    |
| t <sub>F1-4</sub>       |                | 0.5 |                | 0.6 |                | 0.7 | ns    |
| t <sub>F5-20</sub>      |                | 1.6 |                | 1.7 |                | 1.8 | ns    |
| t <sub>F20+</sub>       |                | 2.2 |                | 2.2 |                | 2.3 | ns    |
| t <sub>CH</sub>         | 2.0            |     | 2.5            |     | 3.0            |     | ns    |
| t <sub>CL</sub>         | 2.0            |     | 2.5            |     | 3.0            |     | ns    |
| t <sub>CLRP</sub>       | 0.3            |     | 0.4            |     | 0.4            |     | ns    |
| t <sub>PREP</sub>       | 0.4            |     | 0.5            |     | 0.5            |     | ns    |
| t <sub>ESBCH</sub>      | 2.0            |     | 2.5            |     | 3.0            |     | ns    |
| t <sub>ESBCL</sub>      | 2.0            |     | 2.5            |     | 3.0            |     | ns    |
| t <sub>ESBWP</sub>      | 1.6            |     | 1.9            |     | 2.2            |     | ns    |
| t <sub>ESBRP</sub>      | 1.0            |     | 1.3            |     | 1.4            |     | ns    |

| Symbol                  | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |     | Units |  |
|-------------------------|---------|---------|----------------|-----|----------------|-----|-------|--|
|                         |         |         |                |     |                |     | _     |  |
|                         | Min     | Max     | Min            | Max | Min            | Max |       |  |
| t <sub>SU</sub>         | 0.1     |         | 0.3            |     | 0.6            |     | ns    |  |
| t <sub>H</sub>          | 0.5     |         | 0.8            |     | 0.9            |     | ns    |  |
| t <sub>CO</sub>         |         | 0.1     |                | 0.4 |                | 0.6 | ns    |  |
| t <sub>LUT</sub>        |         | 1.0     |                | 1.2 |                | 1.4 | ns    |  |
| t <sub>ESBRC</sub>      |         | 1.7     |                | 2.1 |                | 2.4 | ns    |  |
| t <sub>ESBWC</sub>      |         | 5.7     |                | 6.9 |                | 8.1 | ns    |  |
| t <sub>ESBWESU</sub>    | 3.3     |         | 3.9            |     | 4.6            |     | ns    |  |
| t <sub>ESBDATASU</sub>  | 2.2     |         | 2.7            |     | 3.1            |     | ns    |  |
| t <sub>ESBDATAH</sub>   | 0.6     |         | 0.8            |     | 0.9            |     | ns    |  |
| t <sub>ESBADDRSU</sub>  | 2.4     |         | 2.9            |     | 3.3            |     | ns    |  |
| t <sub>ESBDATACO1</sub> |         | 1.3     |                | 1.6 |                | 1.8 | ns    |  |
| t <sub>ESBDATACO2</sub> |         | 2.5     |                | 3.1 |                | 3.6 | ns    |  |
| t <sub>ESBDD</sub>      |         | 2.5     |                | 3.3 |                | 3.6 | ns    |  |
| t <sub>PD</sub>         |         | 2.5     |                | 3.1 |                | 3.6 | ns    |  |
| t <sub>PTERMSU</sub>    | 1.7     |         | 2.1            |     | 2.4            |     | ns    |  |
| t <sub>PTERMCO</sub>    |         | 1.0     |                | 1.2 |                | 1.4 | ns    |  |
| t <sub>F1-4</sub>       |         | 0.4     |                | 0.5 |                | 0.6 | ns    |  |
| t <sub>F5-20</sub>      |         | 2.6     |                | 2.8 |                | 2.9 | ns    |  |
| t <sub>F20+</sub>       |         | 3.7     |                | 3.8 |                | 3.9 | ns    |  |
| t <sub>CH</sub>         | 2.0     |         | 2.5            |     | 3.0            |     | ns    |  |
| t <sub>CL</sub>         | 2.0     |         | 2.5            |     | 3.0            |     | ns    |  |
| t <sub>CLRP</sub>       | 0.5     |         | 0.6            |     | 0.8            |     | ns    |  |
| t <sub>PREP</sub>       | 0.5     |         | 0.5            |     | 0.5            |     | ns    |  |
| t <sub>ESBCH</sub>      | 2.0     |         | 2.5            |     | 3.0            |     | ns    |  |
| t <sub>ESBCL</sub>      | 2.0     |         | 2.5            |     | 3.0            |     | ns    |  |
| t <sub>ESBWP</sub>      | 1.5     |         | 1.9            |     | 2.2            |     | ns    |  |
| t <sub>ESBRP</sub>      | 1.0     |         | 1.2            |     | 1.4            |     | ns    |  |

Tables 43 through 48 show the I/O external and external bidirectional timing parameter values for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol                      | -1 Speed Grade |     | -2 Spee | ed Grade | -3 Spee | Unit |    |
|-----------------------------|----------------|-----|---------|----------|---------|------|----|
|                             | Min            | Max | Min     | Max      | Min     | Max  |    |
| t <sub>INSUBIDIR</sub> (1)  | 1.9            |     | 2.3     |          | 2.6     |      | ns |
| t <sub>INHBIDIR</sub> (1)   | 0.0            |     | 0.0     |          | 0.0     |      | ns |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0            | 4.6 | 2.0     | 5.6      | 2.0     | 6.8  | ns |
| t <sub>XZBIDIR</sub> (1)    |                | 5.0 |         | 5.9      |         | 6.9  | ns |
| t <sub>ZXBIDIR</sub> (1)    |                | 5.0 |         | 5.9      |         | 6.9  | ns |
| t <sub>INSUBIDIR</sub> (2)  | 1.1            |     | 1.2     |          | -       |      | ns |
| t <sub>INHBIDIR</sub> (2)   | 0.0            |     | 0.0     |          | -       |      | ns |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5            | 2.7 | 0.5     | 3.1      | -       | -    | ns |
| t <sub>XZBIDIR</sub> (2)    |                | 4.3 |         | 5.0      |         | -    | ns |
| t <sub>ZXBIDIR</sub> (2)    |                | 4.3 |         | 5.0      |         | -    | ns |

### Table 47. EP20K400 External Timing Parameters

| Symbol                 | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Speed | l Grade | Unit |
|------------------------|---------|----------|---------|----------|----------|---------|------|
|                        | Min     | Max      | Min     | Max      | Min      | Max     |      |
| t <sub>INSU</sub> (1)  | 1.4     |          | 1.8     |          | 2.0      |         | ns   |
| t <sub>INH</sub> (1)   | 0.0     |          | 0.0     |          | 0.0      |         | ns   |
| t <sub>OUTCO</sub> (1) | 2.0     | 4.9      | 2.0     | 6.1      | 2.0      | 7.0     | ns   |
| t <sub>INSU</sub> (2)  | 0.4     |          | 1.0     |          | -        |         | ns   |
| t <sub>INH</sub> (2)   | 0.0     |          | 0.0     |          | -        |         | ns   |
| t <sub>оитсо</sub> (2) | 0.5     | 3.1      | 0.5     | 4.1      | -        | -       | ns   |

Table 48. EP20K400 External Bidirectional Timing Parameters

| Symbol                      | -1 Spee | d Grade | -2 Spe | ed Grade | rade -3 Spe |      | Unit |
|-----------------------------|---------|---------|--------|----------|-------------|------|------|
|                             | Min     | Max     | Min    | Max      | Min         | Мах  |      |
| t <sub>INSUBIDIR</sub> (1)  | 1.4     |         | 1.8    |          | 2.0         |      | ns   |
| t <sub>INHBIDIR</sub> (1)   | 0.0     |         | 0.0    |          | 0.0         |      | ns   |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0     | 4.9     | 2.0    | 6.1      | 2.0         | 7.0  | ns   |
| t <sub>XZBIDIR</sub> (1)    |         | 7.3     |        | 8.9      |             | 10.3 | ns   |
| t <sub>ZXBIDIR</sub> (1)    |         | 7.3     |        | 8.9      |             | 10.3 | ns   |
| t <sub>INSUBIDIR</sub> (2)  | 0.5     |         | 1.0    |          | -           |      | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0     |         | 0.0    |          | -           |      | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5     | 3.1     | 0.5    | 4.1      | -           | -    | ns   |
| t <sub>XZBIDIR</sub> (2)    |         | 6.2     |        | 7.6      |             | -    | ns   |
| t <sub>ZXBIDIR</sub> (2)    |         | 6.2     |        | 7.6      |             | -    | ns   |

#### **Altera Corporation**

| Symbol             | -1   | l   | -    | -2  |      | 3   | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max |      |
| t <sub>CH</sub>    | 1.36 |     | 2.44 |     | 2.65 |     | ns   |
| t <sub>CL</sub>    | 1.36 |     | 2.44 |     | 2.65 |     | ns   |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>ESBCH</sub> | 1.36 |     | 2.44 |     | 2.65 |     | ns   |
| t <sub>ESBCL</sub> | 1.36 |     | 2.44 |     | 2.65 |     | ns   |
| t <sub>ESBWP</sub> | 1.18 |     | 1.48 |     | 1.76 |     | ns   |
| t <sub>ESBRP</sub> | 0.95 |     | 1.17 |     | 1.41 |     | ns   |

| Table 77. EP20K200E External Timing Parameters |      |      |      |      |      |      |      |  |  |  |
|------------------------------------------------|------|------|------|------|------|------|------|--|--|--|
| Symbol                                         | -1   |      | ,    | -2   | -3   |      | Unit |  |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Мах  |      |  |  |  |
| t <sub>INSU</sub>                              | 2.24 |      | 2.35 |      | 2.47 |      | ns   |  |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns   |  |  |  |
| t <sub>INSUPLL</sub>                           | 2.13 |      | 2.07 |      | -    |      | ns   |  |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |  |
| t <sub>outcopll</sub>                          | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns   |  |  |  |

### APEX 20K Programmable Logic Device Family Data Sheet

| Table 87. EP2      | OK400E f <sub>max</sub> | Routing Delays | S      |          |                |      |      |  |
|--------------------|-------------------------|----------------|--------|----------|----------------|------|------|--|
| Symbol             | -1 Spee                 | d Grade        | -2 Spe | ed Grade | -3 Speed Grade |      | Unit |  |
|                    | Min                     | Max            | Min    | Max      | Min            | Мах  |      |  |
| t <sub>F1-4</sub>  |                         | 0.25           |        | 0.25     |                | 0.26 | ns   |  |
| t <sub>F5-20</sub> |                         | 1.01           |        | 1.12     |                | 1.25 | ns   |  |
| t <sub>F20+</sub>  |                         | 3.71           |        | 3.92     |                | 4.17 | ns   |  |

| Symbol             | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade |     | Unit |
|--------------------|---------|---------|---------|---------|----------------|-----|------|
|                    | Min     | Max     | Min     | Max     | Min            | Max |      |
| t <sub>CH</sub>    | 1.36    |         | 2.22    |         | 2.35           |     | ns   |
| t <sub>CL</sub>    | 1.36    |         | 2.26    |         | 2.35           |     | ns   |
| t <sub>CLRP</sub>  | 0.18    |         | 0.18    |         | 0.19           |     | ns   |
| t <sub>PREP</sub>  | 0.18    |         | 0.18    |         | 0.19           |     | ns   |
| t <sub>ESBCH</sub> | 1.36    |         | 2.26    |         | 2.35           |     | ns   |
| t <sub>ESBCL</sub> | 1.36    |         | 2.26    |         | 2.35           |     | ns   |
| t <sub>ESBWP</sub> | 1.17    |         | 1.38    |         | 1.56           |     | ns   |
| t <sub>ESBRP</sub> | 0.94    |         | 1.09    |         | 1.25           |     | ns   |

| Table 89. EP20K400E External Timing Parameters |                |      |         |          |                |      |      |  |  |  |
|------------------------------------------------|----------------|------|---------|----------|----------------|------|------|--|--|--|
| Symbol                                         | -1 Speed Grade |      | -2 Spec | ed Grade | -3 Speed Grade |      | Unit |  |  |  |
|                                                | Min            | Max  | Min     | Max      | Min            | Max  |      |  |  |  |
| t <sub>INSU</sub>                              | 2.51           |      | 2.64    |          | 2.77           |      | ns   |  |  |  |
| t <sub>INH</sub>                               | 0.00           |      | 0.00    |          | 0.00           |      | ns   |  |  |  |
| t <sub>outco</sub>                             | 2.00           | 5.25 | 2.00    | 5.79     | 2.00           | 6.32 | ns   |  |  |  |
| tINSUPLL                                       | 3.221          |      | 3.38    |          | -              |      | ns   |  |  |  |
| t <sub>INHPLL</sub>                            | 0.00           |      | 0.00    |          | -              |      | ns   |  |  |  |
| t <sub>outcopll</sub>                          | 0.50           | 2.25 | 0.50    | 2.45     | -              | -    | ns   |  |  |  |

Г

| Table 110. Selectab | ole I/O Standa | ord Output De  | lays |          |                |       |      |  |
|---------------------|----------------|----------------|------|----------|----------------|-------|------|--|
| Symbol              | -1 Spee        | -1 Speed Grade |      | ed Grade | -3 Speed Grade |       | Unit |  |
|                     | Min            | Max            | Min  | Max      | Min            | Max   | Min  |  |
| LVCMOS              |                | 0.00           |      | 0.00     |                | 0.00  | ns   |  |
| LVTTL               |                | 0.00           |      | 0.00     |                | 0.00  | ns   |  |
| 2.5 V               |                | 0.00           |      | 0.09     |                | 0.10  | ns   |  |
| 1.8 V               |                | 2.49           |      | 2.98     |                | 3.03  | ns   |  |
| PCI                 |                | -0.03          |      | 0.17     |                | 0.16  | ns   |  |
| GTL+                |                | 0.75           |      | 0.75     |                | 0.76  | ns   |  |
| SSTL-3 Class I      |                | 1.39           |      | 1.51     |                | 1.50  | ns   |  |
| SSTL-3 Class II     |                | 1.11           |      | 1.23     |                | 1.23  | ns   |  |
| SSTL-2 Class I      |                | 1.35           |      | 1.48     |                | 1.47  | ns   |  |
| SSTL-2 Class II     |                | 1.00           |      | 1.12     |                | 1.12  | ns   |  |
| LVDS                |                | -0.48          |      | -0.48    |                | -0.48 | ns   |  |
| CTT                 |                | 0.00           |      | 0.00     |                | 0.00  | ns   |  |
| AGP                 |                | 0.00           |      | 0.00     |                | 0.00  | ns   |  |

### Power Consumption

To estimate device power consumption, use the interactive power calculator on the Altera web site at **http://www.altera.com**.

# Configuration & Operation

The APEX 20K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

### **Operating Modes**

The APEX architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

Before and during device configuration, all I/O pins are pulled to  $\rm V_{\rm CCIO}$  by a built-in weak pull-up resistor.

### Revision History

The information contained in the *APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 supersedes information published in previous versions.

### Version 5.1

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 contains the following changes:

- In version 5.0, the VI input voltage spec was updated in Table 28 on page 63.
- In version 5.0, *Note* (5) to Tables 27 through 30 was revised.
- Added *Note* (2) to Figure 21 on page 33.

### Version 5.0

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.0 contains the following changes:

- Updated Tables 23 through 26. Removed 2.5-V operating condition tables because all APEX 20K devices are now 5.0-V tolerant.
- Updated conditions in Tables 33, 38 and 39.
- Updated data for t<sub>ESBDATAH</sub> parameter.

### Version 4.3

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.3 contains the following changes:

- Updated Figure 20.
- Updated *Note* (2) to Table 13.
- Updated notes to Tables 27 through 30.

### Version 4.2

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.2 contains the following changes:

- Updated Figure 29.
- Updated *Note* (1) to Figure 29.