Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 416 | | Number of Logic Elements/Cells | 4160 | | Total RAM Bits | 53248 | | Number of I/O | 93 | | Number of Gates | 263000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 144-BGA | | Supplier Device Package | 144-FBGA (13x13) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k100efi144-2x | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### **Logic Array Block** Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB. APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect. Altera Corporation 11 can drive two local interconnect areas. #### LE Operating Modes The APEX 20K LE can operate in one of the following three modes: - Normal mode - Arithmetic mode - Counter mode Each mode uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes. The Quartus II software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that specify which LE operating mode to use for optimal performance. Figure 8 shows the LE operating modes. Figure 9. APEX 20K Interconnect Structure A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure. A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows. Figure 10 shows how the FastTrack Interconnect uses the local interconnect to drive LEs within MegaLAB structures. Figure 23. APEX 20KE CAM Block Diagram CAM can be used in any application requiring high-speed searches, such as networking, communications, data compression, and cache management. The APEX 20KE on-chip CAM provides faster system performance than traditional discrete CAM. Integrating CAM and logic into the APEX 20KE device eliminates off-chip and on-chip delays, improving system performance. When in CAM mode, the ESB implements 32-word, 32-bit CAM. Wider or deeper CAM can be implemented by combining multiple CAMs with some ancillary logic implemented in LEs. The Quartus II software combines ESBs and LEs automatically to create larger CAMs. CAM supports writing "don't care" bits into words of the memory. The "don't-care" bit can be used as a mask for CAM comparisons; any bit set to "don't-care" has no effect on matches. The output of the CAM can be encoded or unencoded. When encoded, the ESB outputs an encoded address of the data's location. For instance, if the data is located in address 12, the ESB output is 12. When unencoded, the ESB uses its 16 outputs to show the location of the data over two clock cycles. In this case, if the data is located in address 12, the 12th output line goes high. When using unencoded outputs, two clock cycles are required to read the output because a 16-bit output bus is used to show the status of 32 words. The encoded output is better suited for designs that ensure duplicate data is not written into the CAM. If duplicate data is written into two locations, the CAM's output will be incorrect. If the CAM may contain duplicate data, the unencoded output is a better solution; CAM with unencoded outputs can distinguish multiple data locations. CAM can be pre-loaded with data during configuration, or it can be written during system operation. In most cases, two clock cycles are required to write each word into CAM. When "don't-care" bits are used, a third clock cycle is required. Figure 25. APEX 20K Bidirectional I/O Registers Note (1) Note to Figure 25: (1) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin. For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used. | Table 14. Multiplication Factor Combinations | | | | | |----------------------------------------------|---------|--|--|--| | Clock 1 | Clock 2 | | | | | ×1 | ×1 | | | | | ×1,×2 | ×2 | | | | | ×1, ×2, ×4 | ×4 | | | | #### **APEX 20KE ClockLock Feature** APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs. The following sections describe some of the features offered by the APEX 20KE PLLs. #### External PLL Feedback The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM. #### Clock Multiplication The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by $m/(n \times k)$ or $m/(n \times v)$ , where m and k range from 2 to 160, and n and v range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements. | Symbol | Parameter | I/O Standard | -1X Spe | ed Grade | -2X Spee | d Grade | Units | |-------------------------|-----------------------------------------------|-------------------|---------|----------|----------|---------|-------| | | | | Min | Max | Min | Max | | | f <sub>VCO</sub> (4) | Voltage controlled oscillator operating range | | 200 | 500 | 200 | 500 | MHz | | f <sub>CLOCK0</sub> | Clock0 PLL output frequency for internal use | | 1.5 | 335 | 1.5 | 200 | MHz | | f <sub>CLOCK1</sub> | Clock1 PLL output frequency for internal use | | 20 | 335 | 20 | 200 | MHz | | f <sub>CLOCK0_EXT</sub> | Output clock frequency for | 3.3-V LVTTL | 1.5 | 245 | 1.5 | 226 | MHz | | | external clock0 output | 2.5-V LVTTL | 1.5 | 234 | 1.5 | 221 | MHz | | | | 1.8-V LVTTL | 1.5 | 223 | 1.5 | 216 | MHz | | | | GTL+ | 1.5 | 205 | 1.5 | 193 | MHz | | | | SSTL-2 Class | 1.5 | 158 | 1.5 | 157 | MHz | | | | SSTL-2 Class | 1.5 | 142 | 1.5 | 142 | MHz | | | | SSTL-3 Class | 1.5 | 166 | 1.5 | 162 | MHz | | | | SSTL-3 Class | 1.5 | 149 | 1.5 | 146 | MHz | | | | LVDS | 1.5 | 420 | 1.5 | 350 | MHz | | f <sub>CLOCK1_EXT</sub> | Output clock frequency for | 3.3-V LVTTL | 20 | 245 | 20 | 226 | MHz | | | external clock1 output | 2.5-V LVTTL | 20 | 234 | 20 | 221 | MHz | | | | 1.8-V LVTTL | 20 | 223 | 20 | 216 | MHz | | | | GTL+ | 20 | 205 | 20 | 193 | MHz | | | | SSTL-2 Class<br>I | 20 | 158 | 20 | 157 | MHz | | | | SSTL-2 Class | 20 | 142 | 20 | 142 | MHz | | | | SSTL-3 Class | 20 | 166 | 20 | 162 | MHz | | | | SSTL-3 Class | 20 | 149 | 20 | 146 | MHz | | | | LVDS | 20 | 420 | 20 | 350 | MHz | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|-------------------------|------| | V <sub>OL</sub> | 3.3-V low-level TTL output voltage | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11) | | | 0.45 | V | | | 3.3-V low-level CMOS output voltage | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11) | | | 0.2 | V | | | 3.3-V low-level PCI output voltage | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(11) | | | 0.1 × V <sub>CCIO</sub> | V | | | 2.5-V low-level output voltage | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11) | | | 0.2 | ٧ | | | | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11) | | | 0.4 | ٧ | | | | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11) | | | 0.7 | ٧ | | I <sub>I</sub> | Input pin leakage current | $V_1 = 5.75 \text{ to } -0.5 \text{ V}$ | -10 | | 10 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | $V_O = 5.75 \text{ to } -0.5 \text{ V}$ | -10 | | 10 | μΑ | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | V <sub>I</sub> = ground, no load, no toggling inputs, -1 speed grade (12) | | 10 | | mA | | | | V <sub>I</sub> = ground, no load, no toggling inputs,<br>-2, -3 speed grades (12) | | 5 | | mA | | R <sub>CONF</sub> | Value of I/O pin pull-up resistor | V <sub>CCIO</sub> = 3.0 V (13) | 20 | | 50 | W | | | before and during configuration | V <sub>CCIO</sub> = 2.375 V (13) | 30 | | 80 | W | Figure 33. Relationship between $V_{CCIO}$ & $V_{CCINT}$ for 3.3-V PCI Compliance Figure 34 shows the typical output drive characteristics of APEX 20K devices with 3.3-V and 2.5-V $V_{\rm CCIO}$ . The output driver is compatible with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). 5-V tolerant APEX 20K devices in the -1 speed grade are 5-V PCI compliant over all operating conditions. Figure 34. Output Drive Characteristics of APEX 20K Device Note (1) Note to Figure 34: (1) These are transient (AC) currents. All specifications are always representative of worst-case supply voltage and junction temperature conditions. All output-pin-timing specifications are reported for maximum driver strength. Figure 36 shows the $f_{MAX}$ timing model for APEX 20K devices. Figure 37 shows the $f_{MAX}$ timing model for APEX 20KE devices. These parameters can be used to estimate $f_{MAX}$ for multiple levels of logic. Quartus II software timing analysis should be used for more accurate timing information. #### Figure 39. ESB Synchronous Timing Waveforms #### **ESB Synchronous Read** #### ESB Synchronous Write (ESB Output Registers Used) Figure 40 shows the timing model for bidirectional I/O pin timing. Figure 40. Synchronous Bidirectional Pin External Timing #### *Notes to Figure 40:* - (1) The output enable and input registers are LE registers in the LAB adjacent to a bidirectional row pin. The output enable register is set with "Output Enable Routing= Signal-Pin" option in the Quartus II software. - (2) The LAB adjacent input register is set with "Decrease Input Delay to Internal Cells=Off". This maintains a zero hold time for lab adjacent registers while giving a fast, position independent setup time. A faster setup time with zero hold time is possible by setting "Decrease Input Delay to Internal Cells=ON" and moving the input register farther away from the bidirectional pin. The exact position where zero hold occurs with the minimum setup time, varies with device density and speed grade. Table 31 describes the $f_{MAX}$ timing parameters shown in Figure 36 on page 68. | Symbol | Parameter | | | | | | | |-------------------------|----------------------------------------------------------------|--|--|--|--|--|--| | t <sub>SU</sub> | LE register setup time before clock | | | | | | | | t <sub>H</sub> | LE register hold time after clock | | | | | | | | t <sub>CO</sub> | LE register clock-to-output delay | | | | | | | | t <sub>LUT</sub> | LUT delay for data-in | | | | | | | | t <sub>ESBRC</sub> | ESB Asynchronous read cycle time | | | | | | | | t <sub>ESBWC</sub> | ESB Asynchronous write cycle time | | | | | | | | t <sub>ESBWESU</sub> | ESB WE setup time before clock when using input register | | | | | | | | t <sub>ESBDATASU</sub> | ESB data setup time before clock when using input register | | | | | | | | t <sub>ESBDATAH</sub> | ESB data hold time after clock when using input register | | | | | | | | t <sub>ESBADDRSU</sub> | ESB address setup time before clock when using input registers | | | | | | | | t <sub>ESBDATACO1</sub> | ESB clock-to-output delay when using output registers | | | | | | | Tables 40 through 42 show the $f_{\mbox{\scriptsize MAX}}$ timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices. | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | Units | | |-------------------------|---------|---------|---------|---------|---------|-------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>SU</sub> | 0.5 | | 0.6 | | 0.8 | | ns | | t <sub>H</sub> | 0.7 | | 0.8 | | 1.0 | | ns | | t <sub>CO</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>LUT</sub> | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>ESBRC</sub> | | 1.7 | | 2.1 | | 2.4 | ns | | t <sub>ESBWC</sub> | | 5.7 | | 6.9 | | 8.1 | ns | | t <sub>ESBWESU</sub> | 3.3 | | 3.9 | | 4.6 | | ns | | t <sub>ESBDATASU</sub> | 2.2 | | 2.7 | | 3.1 | | ns | | t <sub>ESBDATAH</sub> | 0.6 | | 0.8 | | 0.9 | | ns | | t <sub>ESBADDRSU</sub> | 2.4 | | 2.9 | | 3.3 | | ns | | t <sub>ESBDATACO1</sub> | | 1.3 | | 1.6 | | 1.8 | ns | | t <sub>ESBDATACO2</sub> | | 2.6 | | 3.1 | | 3.6 | ns | | t <sub>ESBDD</sub> | | 2.5 | | 3.3 | | 3.6 | ns | | t <sub>PD</sub> | | 2.5 | | 3.0 | | 3.6 | ns | | t <sub>PTERMSU</sub> | 2.3 | | 2.6 | | 3.2 | | ns | | t <sub>PTERMCO</sub> | | 1.5 | | 1.8 | | 2.1 | ns | | t <sub>F1-4</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | t <sub>F5-20</sub> | | 1.6 | | 1.7 | | 1.8 | ns | | t <sub>F20+</sub> | | 2.2 | | 2.2 | | 2.3 | ns | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | t <sub>CL</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | t <sub>CLRP</sub> | 0.3 | | 0.4 | | 0.4 | | ns | | t <sub>PREP</sub> | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ESBCH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | t <sub>ESBCL</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | t <sub>ESBWP</sub> | 1.6 | | 1.9 | | 2.2 | | ns | | t <sub>ESBRP</sub> | 1.0 | | 1.3 | | 1.4 | | ns | | Symbol | - | 1 | | -2 | -; | 3 | Unit | |-------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 2.03 | | 2.86 | | 4.24 | ns | | t <sub>ESBSRC</sub> | | 2.58 | | 3.49 | | 5.02 | ns | | t <sub>ESBAWC</sub> | | 3.88 | | 5.45 | | 8.08 | ns | | t <sub>ESBSWC</sub> | | 4.08 | | 5.35 | | 7.48 | ns | | t <sub>ESBWASU</sub> | 1.77 | | 2.49 | | 3.68 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.95 | | 2.74 | | 4.05 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.96 | | 2.75 | | 4.07 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.80 | | 2.73 | | 4.28 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.07 | | 0.48 | | 1.17 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.30 | | 0.80 | | 1.64 | | ns | | t <sub>ESBRADDRSU</sub> | 0.37 | | 0.90 | | 1.78 | | ns | | t <sub>ESBDATACO1</sub> | | 1.11 | | 1.32 | | 1.67 | ns | | t <sub>ESBDATACO2</sub> | | 2.65 | | 3.73 | | 5.53 | ns | | t <sub>ESBDD</sub> | | 3.88 | | 5.45 | | 8.08 | ns | | t <sub>PD</sub> | | 1.91 | | 2.69 | | 3.98 | ns | | t <sub>PTERMSU</sub> | 1.04 | | 1.71 | | 2.82 | | ns | | t <sub>PTERMCO</sub> | | 1.13 | | 1.34 | | 1.69 | ns | | Table 51. EP2 | Table 51. EP20K30E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |--------------------|----------------------------------------------------|------|-----|------|-----|------|------|--|--|--|--| | Symbol | - | 1 | , | -2 | -; | 3 | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>F1-4</sub> | | 0.24 | | 0.27 | | 0.31 | ns | | | | | | t <sub>F5-20</sub> | | 1.03 | | 1.14 | | 1.30 | ns | | | | | | t <sub>F20+</sub> | | 1.42 | | 1.54 | | 1.77 | ns | | | | | | Symbol | - | 1 | | -2 | -; | 3 | Unit | |-------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.83 | | 2.57 | | 3.79 | ns | | t <sub>ESBSRC</sub> | | 2.46 | | 3.26 | | 4.61 | ns | | t <sub>ESBAWC</sub> | | 3.50 | | 4.90 | | 7.23 | ns | | t <sub>ESBSWC</sub> | | 3.77 | | 4.90 | | 6.79 | ns | | t <sub>ESBWASU</sub> | 1.59 | | 2.23 | | 3.29 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.75 | | 2.46 | | 3.62 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.76 | | 2.47 | | 3.64 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.68 | | 2.49 | | 3.87 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.08 | | 0.43 | | 1.04 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.29 | | 0.72 | | 1.46 | | ns | | t <sub>ESBRADDRSU</sub> | 0.36 | | 0.81 | | 1.58 | | ns | | t <sub>ESBDATACO1</sub> | | 1.06 | | 1.24 | | 1.55 | ns | | t <sub>ESBDATACO2</sub> | | 2.39 | | 3.35 | | 4.94 | ns | | t <sub>ESBDD</sub> | | 3.50 | | 4.90 | | 7.23 | ns | | t <sub>PD</sub> | | 1.72 | | 2.41 | | 3.56 | ns | | t <sub>PTERMSU</sub> | 0.99 | | 1.56 | | 2.55 | | ns | | t <sub>PTERMCO</sub> | | 1.07 | | 1.26 | | 1.08 | ns | | Table 69. EP2 | Table 69. EP20K160E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |--------------------|-----------------------------------------------------|------|-----|------|-----|------|----|--|--|--|--| | Symbol | - | 1 | -2 | | -1 | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>F1-4</sub> | | 0.25 | | 0.26 | | 0.28 | ns | | | | | | t <sub>F5-20</sub> | | 1.00 | | 1.18 | | 1.35 | ns | | | | | | t <sub>F20+</sub> | | 1.95 | | 2.19 | | 2.30 | ns | | | | | | Symbol | -1 | | -2 | | -3 | | Unit | |--------------------|------|-----|------|-----|------|-----|------| | | Min | Max | Min | Max | Min | Max | 7 | | t <sub>CH</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | t <sub>CL</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | t <sub>CLRP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | t <sub>PREP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | t <sub>ESBCH</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | t <sub>ESBCL</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | t <sub>ESBWP</sub> | 1.15 | | 1.45 | | 1.73 | | ns | | t <sub>ESBRP</sub> | 0.93 | | 1.15 | | 1.38 | | ns | | Symbol Min | -1 | | - | -2 | | -3 | | |----------------------|------|------|------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.23 | | 2.34 | | 2.47 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns | | t <sub>INSUPLL</sub> | 2.12 | | 2.07 | | = | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | = | | ns | | toutcople | 0.50 | 3.00 | 0.50 | 3.35 | = | - | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Spee | Unit | | |-------------------------|----------------|------|----------------|------|---------|------|----| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>ESBARC</sub> | | 1.78 | | 2.02 | | 1.95 | ns | | t <sub>ESBSRC</sub> | | 2.52 | | 2.91 | | 3.14 | ns | | t <sub>ESBAWC</sub> | | 3.52 | | 4.11 | | 4.40 | ns | | t <sub>ESBSWC</sub> | | 3.23 | | 3.84 | | 4.16 | ns | | t <sub>ESBWASU</sub> | 0.62 | | 0.67 | | 0.61 | | ns | | t <sub>ESBWAH</sub> | 0.41 | | 0.55 | | 0.55 | | ns | | t <sub>ESBWDSU</sub> | 0.77 | | 0.79 | | 0.81 | | ns | | t <sub>ESBWDH</sub> | 0.41 | | 0.55 | | 0.55 | | ns | | t <sub>ESBRASU</sub> | 1.74 | | 1.92 | | 1.85 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.01 | | 0.23 | | ns | | t <sub>ESBWESU</sub> | 2.07 | | 2.28 | | 2.41 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.25 | | 0.27 | | 0.29 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.11 | | 0.04 | | 0.11 | | ns | | t <sub>ESBRADDRSU</sub> | 0.14 | | 0.11 | | 0.16 | | ns | | t <sub>ESBDATACO1</sub> | | 1.29 | | 1.50 | | 1.63 | ns | | t <sub>ESBDATACO2</sub> | | 2.55 | | 2.99 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 3.12 | | 3.57 | | 3.85 | ns | | t <sub>PD</sub> | | 1.84 | | 2.13 | | 2.32 | ns | | t <sub>PTERMSU</sub> | 1.08 | | 1.19 | | 1.32 | | ns | 1.53 1.66 ns 1.31 $t_{\text{PTERMCO}}$ | Table 99. EP20K1000E f <sub>MAX</sub> Routing Delays | | | | | | | | | | |------------------------------------------------------|---------|---------|---------|----------|---------|------|----|--|--| | Symbol | -1 Spee | d Grade | -2 Spec | ed Grade | -3 Spee | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>F1-4</sub> | | 0.27 | | 0.27 | | 0.27 | ns | | | | t <sub>F5-20</sub> | | 1.45 | | 1.63 | | 1.75 | ns | | | | t <sub>F20+</sub> | | 4.15 | | 4.33 | | 4.97 | ns | | | | Symbol | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Speed Grade | | Unit | |--------------------|---------|---------|---------|----------|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CLRP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>PREP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>ESBCH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBCL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBWP</sub> | 1.28 | | 1.51 | | 1.65 | | ns | | t <sub>ESBRP</sub> | 1.11 | | 1.29 | | 1.41 | | ns | | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade | | Unit | |-----------------------|---------|---------|---------|---------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.70 | | 2.84 | | 2.97 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 5.75 | 2.00 | 6.33 | 2.00 | 6.90 | ns | | t <sub>INSUPLL</sub> | 1.64 | | 2.09 | | = | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | = | | ns | | t <sub>OUTCOPLL</sub> | 0.50 | 2.25 | 0.50 | 2.99 | - | - | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 3.47 | | 3.68 | | 3.99 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 6.18 | 2.00 | 6.81 | 2.00 | 7.36 | ns | | t <sub>XZBIDIR</sub> | | 6.91 | | 7.62 | | 8.38 | ns | | t <sub>ZXBIDIR</sub> | | 6.91 | | 7.62 | | 8.38 | ns | | t <sub>INSUBIDIRPLL</sub> | 3.05 | | 3.26 | | | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | | | ns | | toutcobidirpll | 0.50 | 2.67 | 0.50 | 2.99 | | | ns | | t <sub>XZBIDIRPLL</sub> | | 3.41 | | 3.80 | | | ns | | tzxbidirpll | | 3.41 | | 3.80 | | | ns | Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value. | Table 109. Selectable I/O Standard Input Delays | | | | | | | | |-------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | Min | | LVCMOS | | 0.00 | | 0.00 | | 0.00 | ns | | LVTTL | | 0.00 | | 0.00 | | 0.00 | ns | | 2.5 V | | 0.00 | | 0.04 | | 0.05 | ns | | 1.8 V | | -0.11 | | 0.03 | | 0.04 | ns | | PCI | | 0.01 | | 0.09 | | 0.10 | ns | | GTL+ | | -0.24 | | -0.23 | | -0.19 | ns | | SSTL-3 Class I | | -0.32 | | -0.21 | | -0.47 | ns | | SSTL-3 Class II | | -0.08 | | 0.03 | | -0.23 | ns | | SSTL-2 Class I | | -0.17 | | -0.06 | | -0.32 | ns | | SSTL-2 Class II | | -0.16 | | -0.05 | | -0.31 | ns | | LVDS | | -0.12 | | -0.12 | | -0.12 | ns | | CTT | | 0.00 | | 0.00 | | 0.00 | ns | | AGP | | 0.00 | | 0.00 | | 0.00 | ns | ## Revision History The information contained in the *APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 supersedes information published in previous versions. #### Version 5.1 APEX 20K Programmable Logic Device Family Data Sheet version 5.1 contains the following changes: - In version 5.0, the VI input voltage spec was updated in Table 28 on page 63. - In version 5.0, *Note* (5) to Tables 27 through 30 was revised. - Added Note (2) to Figure 21 on page 33. #### Version 5.0 APEX 20K Programmable Logic Device Family Data Sheet version 5.0 contains the following changes: - Updated Tables 23 through 26. Removed 2.5-V operating condition tables because all APEX 20K devices are now 5.0-V tolerant. - Updated conditions in Tables 33, 38 and 39. - Updated data for t<sub>ESBDATAH</sub> parameter. #### Version 4.3 APEX 20K Programmable Logic Device Family Data Sheet version 4.3 contains the following changes: - Updated Figure 20. - Updated *Note* (2) to Table 13. - Updated notes to Tables 27 through 30. #### Version 4.2 APEX 20K Programmable Logic Device Family Data Sheet version 4.2 contains the following changes: - Updated Figure 29. - Updated *Note* (1) to Figure 29.