# E·XFL

# Intel - EP20K100EQC208-1X Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 416                                                          |
| Number of Logic Elements/Cells | 4160                                                         |
| Total RAM Bits                 | 53248                                                        |
| Number of I/O                  | 151                                                          |
| Number of Gates                | 263000                                                       |
| Voltage - Supply               | $1.71V \sim 1.89V$                                           |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 208-BFQFP                                                    |
| Supplier Device Package        | 208-PQFP (28x28)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k100eqc208-1x |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 12. APEX 20KE FastRow Interconnect

Table 9 summarizes how various elements of the APEX 20K architecture drive each other.

The programmable register also supports an asynchronous clear function. Within the ESB, two asynchronous clears are generated from global signals and the local interconnect. Each macrocell can either choose between the two asynchronous clear signals or choose to not be cleared. Either of the two clear signals can be inverted within the ESB. Figure 15 shows the ESB control logic when implementing product-terms.



Figure 15. ESB Product-Term Mode Control Logic

(1) APEX 20KE devices have four dedicated clocks.

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 32 product terms to feed the macrocell OR logic directly, with two product terms provided by the macrocell and 30 parallel expanders provided by the neighboring macrocells in the ESB.

The Quartus II software Compiler can allocate up to 15 sets of up to two parallel expanders per set to the macrocells automatically. Each set of two parallel expanders incurs a small, incremental timing delay. Figure 16 shows the APEX 20K parallel expanders.

ESBs can implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the ESB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. Circuits using the ESB's selftimed RAM must only meet the setup and hold time specifications of the global clock.

ESB inputs are driven by the adjacent local interconnect, which in turn can be driven by the MegaLAB or FastTrack Interconnect. Because the ESB can be driven by the local interconnect, an adjacent LE can drive it directly for fast memory access. ESB outputs drive the MegaLAB and FastTrack Interconnect. In addition, ten ESB outputs, nine of which are unique output lines, drive the local interconnect for fast connection to adjacent LEs or for fast feedback product-term logic.

When implementing memory, each ESB can be configured in any of the following sizes:  $128 \times 16$ ,  $256 \times 8$ ,  $512 \times 4$ ,  $1,024 \times 2$ , or  $2,048 \times 1$ . By combining multiple ESBs, the Quartus II software implements larger memory blocks automatically. For example, two  $128 \times 16$  RAM blocks can be combined to form a  $128 \times 32$  RAM block, and two  $512 \times 4$  RAM blocks can be combined to form a  $512 \times 8$  RAM block. Memory performance does not degrade for memory blocks up to 2,048 words deep. Each ESB can implement a 2,048-word-deep memory; the ESBs are used in parallel, eliminating the need for any external control logic and its associated delays.

To create a high-speed memory block that is more than 2,048 words deep, ESBs drive tri-state lines. Each tri-state line connects all ESBs in a column of MegaLAB structures, and drives the MegaLAB interconnect and row and column FastTrack Interconnect throughout the column. Each ESB incorporates a programmable decoder to activate the tri-state driver appropriately. For instance, to implement 8,192-word-deep memory, four ESBs are used. Eleven address lines drive the ESB memory, and two more drive the tri-state decoder. Depending on which 2,048-word memory page is selected, the appropriate ESB driver is turned on, driving the output to the tri-state line. The Quartus II software automatically combines ESBs with tri-state lines to form deeper memory blocks. The internal tri-state control logic is designed to avoid internal contention and floating lines. See Figure 18.

Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 27 shows how a row IOE connects to the interconnect.



### Advanced I/O Standard Support

APEX 20KE IOEs support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, 3.3-V PCI, PCI-X, 3.3-V AGP, LVDS, LVPECL, GTL+, CTT, HSTL Class I, SSTL-3 Class I and II, and SSTL-2 Class I and II.



For more information on I/O standards supported by APEX 20KE devices, see *Application Note* 117 (*Using Selectable I/O Standards in Altera Devices*).

The APEX 20KE device contains eight I/O banks. In QFP packages, the banks are linked to form four I/O banks. The I/O banks directly support all standards except LVDS and LVPECL. All I/O banks can support LVDS and LVPECL with the addition of external resistors. In addition, one block within a bank contains circuitry to support high-speed True-LVDS and LVPECL inputs, and another block within a particular bank supports high-speed True-LVDS and LVPECL outputs. The LVDS blocks support all of the I/O standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Each bank can also use a separate V<sub>REF</sub> level so that each bank can support any of the terminated standards (such as SSTL-3) independently. Within a bank, any one of the terminated standards can be supported. EP20K300E and larger APEX 20KE devices support the LVDS interface for data pins (smaller devices support LVDS clock pins, but not data pins). All EP20K300E and larger devices support the LVDS interface for data pins up to 155 Mbit per channel; EP20K400E devices and larger with an X-suffix on the ordering code add a serializer/deserializer circuit and PLL for higher-speed support.

Each bank can support multiple standards with the same VCCIO for output pins. Each bank can support one voltage-referenced I/O standard, but it can support multiple I/O standards with the same VCCIO voltage level. For example, when VCCIO is 3.3 V, a bank can support LVTTL, LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs.

When the LVDS banks are not used as LVDS I/O banks, they support all of the other I/O standards. Figure 29 shows the arrangement of the APEX 20KE I/O banks.



#### Figure 29. APEX 20KE I/O Banks

#### Notes to Figure 29:

- For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE Devices).
- (2) If the LVDS input and output blocks are not used for LVDS, they can support all of the I/O standards and can be used as input, output, or bidirectional pins with V<sub>CCIO</sub> set to 3.3 V, 2.5 V, or 1.8 V.

### Power Sequencing & Hot Socketing

Because APEX 20K and APEX 20KE devices can be used in a mixedvoltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the  $V_{CCIO}$  and  $V_{CCINT}$  power supplies may be powered in any order.

For more information, please refer to the "Power Sequencing Considerations" section in the *Configuring APEX 20KE & APEX 20KC Devices* chapter of the *Configuration Devices Handbook*.

Signals can be driven into APEX 20K devices before and during power-up without damaging the device. In addition, APEX 20K devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20K and APEX 20KE devices operate as specified by the user.

APEX 20KE devices also support the MultiVolt I/O interface feature. The APEX 20KE VCCINT pins must always be connected to a 1.8-V power supply. With a 1.8-V V<sub>CCINT</sub> level, input pins are 1.8-V, 2.5-V, and 3.3-V tolerant. The VCCIO pins can be connected to either a 1.8-V, 2.5-V, or 3.3-V power supply, depending on the I/O standard requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When VCCIO pins are connected to a 3.3-V power supply, the output levels are sometime with 2.5-V systems. When VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and compatible with 3.3-V or 5.0-V systems. An APEX 20KE device is 5.0-V tolerant with the addition of a resistor.

#### Table 13 summarizes APEX 20KE MultiVolt I/O support.

| Table 13. APEX 20KE MultiVolt I/O Support Note (1) |              |              |              |     |              |              |              |     |  |  |
|----------------------------------------------------|--------------|--------------|--------------|-----|--------------|--------------|--------------|-----|--|--|
| V <sub>CCIO</sub> (V)                              |              | Input Siç    | jnals (V)    |     |              | Output S     | ignals (V)   |     |  |  |
|                                                    | 1.8          | 2.5          | 3.3          | 5.0 | 1.8          | 2.5          | 3.3          | 5.0 |  |  |
| 1.8                                                | <b>&gt;</b>  | $\checkmark$ | <b>&gt;</b>  |     | $\checkmark$ |              |              |     |  |  |
| 2.5                                                | $\checkmark$ | $\checkmark$ | $\checkmark$ |     |              | $\checkmark$ |              |     |  |  |
| 3.3                                                | ~            | $\checkmark$ | >            | (2) |              |              | <b>√</b> (3) |     |  |  |

#### Notes to Table 13:

 The PCI clamping diode must be disabled to drive an input with voltages higher than V<sub>CCIO</sub>, except for the 5.0-V input case.

(2) An APEX 20KE device can be made 5.0-V tolerant with the addition of an external resistor. You also need a PCI clamp and series resistor.

(3) When V<sub>CCIO</sub> = 3.3 V, an APEX 20KE device can drive a 2.5-V device with 3.3-V tolerant inputs.

# ClockLock & ClockBoost Features

APEX 20K devices support the ClockLock and ClockBoost clock management features, which are implemented with PLLs. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost circuitry allows the designer to distribute a low-speed clock and multiply that clock on-device. APEX 20K devices include a high-speed clock tree; unlike ASICs, the user does not have to design and optimize the clock tree. The ClockLock and ClockBoost features work in conjunction with the APEX 20K device's high-speed clock to provide significant improvements in system performance and band-width. Devices with an X-suffix on the ordering code include the ClockLock circuit.

The ClockLock and ClockBoost features in APEX 20K devices are enabled through the Quartus II software. External devices are not required to use these features.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used.

| Table 14. Multiplication Factor Combinations |    |  |  |  |  |
|----------------------------------------------|----|--|--|--|--|
| Clock 1 Clock 2                              |    |  |  |  |  |
| ×1                                           | ×1 |  |  |  |  |
| ×1, ×2                                       | ×2 |  |  |  |  |
| ×1, ×2, ×4                                   | ×4 |  |  |  |  |

# APEX 20KE ClockLock Feature

APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs.

The following sections describe some of the features offered by the APEX 20KE PLLs.

#### External PLL Feedback

The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM.

#### Clock Multiplication

The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$  or  $m/(n \times v)$ , where *m* and *k* range from 2 to 160, and *n* and *v* range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.

#### Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

#### LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

#### Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

# ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.

For more information on ClockLock and ClockBoost circuitry, see Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices.

| Table 2            | 8. APEX 20KE Device Recommende                      | ed Operating Conditions |                  |                   |      |
|--------------------|-----------------------------------------------------|-------------------------|------------------|-------------------|------|
| Symbol             | Parameter                                           | Conditions              | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)                | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)                | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)                | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
|                    | Supply voltage for output buffers, 1.8-V operation  | (3), (4)                | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| VI                 | Input voltage                                       | (5), (6)                | -0.5             | 4.0               | V    |
| Vo                 | Output voltage                                      |                         | 0                | V <sub>CCIO</sub> | V    |
| ТJ                 | Junction temperature                                | For commercial use      | 0                | 85                | °C   |
|                    |                                                     | For industrial use      | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                         |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                         |                  | 40                | ns   |



Figure 34 shows the typical output drive characteristics of APEX 20K devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compatible with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). 5-V tolerant APEX 20K devices in the -1 speed grade are 5-V PCI compliant over all operating conditions.







**Altera Corporation** 



#### Figure 40. Synchronous Bidirectional Pin External Timing

#### Notes to Figure 40:

- (1) The output enable and input registers are LE registers in the LAB adjacent to a bidirectional row pin. The output enable register is set with "Output Enable Routing= Signal-Pin" option in the Quartus II software.
- (2) The LAB adjacent input register is set with "Decrease Input Delay to Internal Cells= Off". This maintains a zero hold time for lab adjacent registers while giving a fast, position independent setup time. A faster setup time with zero hold time is possible by setting "Decrease Input Delay to Internal Cells= ON" and moving the input register farther away from the bidirectional pin. The exact position where zero hold occurs with the minimum setup time, varies with device density and speed grade.

Table 31 describes the  $f_{MAX}$  timing parameters shown in Figure 36 on page 68.

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters   (Part 1 of 2) |                                                                |  |  |  |  |  |
|-----------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|--|
| Symbol                                                                | Parameter                                                      |  |  |  |  |  |
| t <sub>SU</sub>                                                       | LE register setup time before clock                            |  |  |  |  |  |
| t <sub>H</sub>                                                        | LE register hold time after clock                              |  |  |  |  |  |
| t <sub>CO</sub>                                                       | LE register clock-to-output delay                              |  |  |  |  |  |
| t <sub>LUT</sub>                                                      | LUT delay for data-in                                          |  |  |  |  |  |
| t <sub>ESBRC</sub>                                                    | ESB Asynchronous read cycle time                               |  |  |  |  |  |
| t <sub>ESBWC</sub>                                                    | ESB Asynchronous write cycle time                              |  |  |  |  |  |
| t <sub>ESBWESU</sub>                                                  | ESB WE setup time before clock when using input register       |  |  |  |  |  |
| t <sub>ESBDATASU</sub>                                                | ESB data setup time before clock when using input register     |  |  |  |  |  |
| t <sub>ESBDATAH</sub>                                                 | ESB data hold time after clock when using input register       |  |  |  |  |  |
| t <sub>ESBADDRSU</sub>                                                | ESB address setup time before clock when using input registers |  |  |  |  |  |
| t <sub>ESBDATACO1</sub>                                               | ESB clock-to-output delay when using output registers          |  |  |  |  |  |

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters   (Part 2 of 2) |                                                    |  |  |  |  |  |
|-----------------------------------------------------------------------|----------------------------------------------------|--|--|--|--|--|
| Symbol                                                                | Parameter                                          |  |  |  |  |  |
| t <sub>ESBDATACO2</sub>                                               | ESB clock-to-output delay without output registers |  |  |  |  |  |
| t <sub>ESBDD</sub>                                                    | ESB data-in to data-out delay for RAM mode         |  |  |  |  |  |
| t <sub>PD</sub>                                                       | ESB macrocell input to non-registered output       |  |  |  |  |  |
| t <sub>PTERMSU</sub>                                                  | ESB macrocell register setup time before clock     |  |  |  |  |  |
| t <sub>PTERMCO</sub>                                                  | ESB macrocell register clock-to-output delay       |  |  |  |  |  |
| t <sub>F1-4</sub>                                                     | Fanout delay using local interconnect              |  |  |  |  |  |
| t <sub>F5-20</sub>                                                    | Fanout delay using MegaLab Interconnect            |  |  |  |  |  |
| t <sub>F20+</sub>                                                     | Fanout delay using FastTrack Interconnect          |  |  |  |  |  |
| t <sub>CH</sub>                                                       | Minimum clock high time from clock pin             |  |  |  |  |  |
| t <sub>CL</sub>                                                       | Minimum clock low time from clock pin              |  |  |  |  |  |
| t <sub>CLRP</sub>                                                     | LE clear pulse width                               |  |  |  |  |  |
| t <sub>PREP</sub>                                                     | LE preset pulse width                              |  |  |  |  |  |
| t <sub>ESBCH</sub>                                                    | Clock high time                                    |  |  |  |  |  |
| t <sub>ESBCL</sub>                                                    | Clock low time                                     |  |  |  |  |  |
| t <sub>ESBWP</sub>                                                    | Write pulse width                                  |  |  |  |  |  |
| t <sub>ESBRP</sub>                                                    | Read pulse width                                   |  |  |  |  |  |

# Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20K External Timing Parameters   Note (1) |                                                         |  |  |  |  |  |
|----------------------------------------------------------|---------------------------------------------------------|--|--|--|--|--|
| Symbol                                                   | Clock Parameter                                         |  |  |  |  |  |
| t <sub>INSU</sub>                                        | Setup time with global clock at IOE register            |  |  |  |  |  |
| t <sub>INH</sub>                                         | Hold time with global clock at IOE register             |  |  |  |  |  |
| t <sub>оитсо</sub>                                       | Clock-to-output delay with global clock at IOE register |  |  |  |  |  |

| Table 33. APEX 20K External Bidirectional Timing Parameters   Note (1) |                                                                                            |            |  |  |  |  |  |
|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                                                                 | Parameter                                                                                  | Conditions |  |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                 | Setup time for bidirectional pins with global clock at same-row or same-column LE register |            |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                  | Hold time for bidirectional pins with global clock at same-row or same-column LE register  |            |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                                | Clock-to-output delay for bidirectional pins with global clock at IOE register             | C1 = 10 pF |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                   | Synchronous IOE output buffer disable delay                                                | C1 = 10 pF |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                   | Synchronous IOE output buffer enable delay, slow slew rate = off                           | C1 = 10 pF |  |  |  |  |  |

Tables 40 through 42 show the  $f_{MAX}$  timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Units |
|-------------------------|----------------|-----|----------------|-----|----------------|-----|-------|
|                         | Min            | Max | Min            | Max | Min            | Max |       |
| t <sub>SU</sub>         | 0.5            |     | 0.6            |     | 0.8            |     | ns    |
| t <sub>H</sub>          | 0.7            |     | 0.8            |     | 1.0            |     | ns    |
| t <sub>CO</sub>         |                | 0.3 |                | 0.4 |                | 0.5 | ns    |
| t <sub>lut</sub>        |                | 0.8 |                | 1.0 |                | 1.3 | ns    |
| t <sub>ESBRC</sub>      |                | 1.7 |                | 2.1 |                | 2.4 | ns    |
| t <sub>ESBWC</sub>      |                | 5.7 |                | 6.9 |                | 8.1 | ns    |
| t <sub>ESBWESU</sub>    | 3.3            |     | 3.9            |     | 4.6            |     | ns    |
| t <sub>ESBDATASU</sub>  | 2.2            |     | 2.7            |     | 3.1            |     | ns    |
| t <sub>ESBDATAH</sub>   | 0.6            |     | 0.8            |     | 0.9            |     | ns    |
| t <sub>ESBADDRSU</sub>  | 2.4            |     | 2.9            |     | 3.3            |     | ns    |
| t <sub>ESBDATACO1</sub> |                | 1.3 |                | 1.6 |                | 1.8 | ns    |
| t <sub>ESBDATACO2</sub> |                | 2.6 |                | 3.1 |                | 3.6 | ns    |
| t <sub>ESBDD</sub>      |                | 2.5 |                | 3.3 |                | 3.6 | ns    |
| t <sub>PD</sub>         |                | 2.5 |                | 3.0 |                | 3.6 | ns    |
| <b>TERMSU</b>           | 2.3            |     | 2.6            |     | 3.2            |     | ns    |
| t <sub>PTERMCO</sub>    |                | 1.5 |                | 1.8 |                | 2.1 | ns    |
| t <sub>F1-4</sub>       |                | 0.5 |                | 0.6 |                | 0.7 | ns    |
| t <sub>F5-20</sub>      |                | 1.6 |                | 1.7 |                | 1.8 | ns    |
| t <sub>F20+</sub>       |                | 2.2 |                | 2.2 |                | 2.3 | ns    |
| t <sub>CH</sub>         | 2.0            |     | 2.5            |     | 3.0            |     | ns    |
| t <sub>CL</sub>         | 2.0            |     | 2.5            |     | 3.0            |     | ns    |
| t <sub>CLRP</sub>       | 0.3            |     | 0.4            |     | 0.4            |     | ns    |
| t <sub>PREP</sub>       | 0.5            |     | 0.5            |     | 0.5            |     | ns    |
| t <sub>ESBCH</sub>      | 2.0            |     | 2.5            |     | 3.0            |     | ns    |
| t <sub>ESBCL</sub>      | 2.0            |     | 2.5            |     | 3.0            |     | ns    |
| t <sub>ESBWP</sub>      | 1.6            |     | 1.9            |     | 2.2            |     | ns    |
| t <sub>ESBRP</sub>      | 1.0            |     | 1.3            |     | 1.4            |     | ns    |

| Symbol                  | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Units |
|-------------------------|---------|---------|---------|---------|---------|---------|-------|
|                         | Min     | Мах     | Min     | Max     | Min     | Max     |       |
| t <sub>SU</sub>         | 0.5     |         | 0.6     |         | 0.8     |         | ns    |
| t <sub>H</sub>          | 0.7     |         | 0.8     |         | 1.0     |         | ns    |
| t <sub>co</sub>         |         | 0.3     |         | 0.4     |         | 0.5     | ns    |
| t <sub>lut</sub>        |         | 0.8     |         | 1.0     |         | 1.3     | ns    |
| t <sub>ESBRC</sub>      |         | 1.7     |         | 2.1     |         | 2.4     | ns    |
| t <sub>ESBWC</sub>      |         | 5.7     |         | 6.9     |         | 8.1     | ns    |
| t <sub>ESBWESU</sub>    | 3.3     |         | 3.9     |         | 4.6     |         | ns    |
| t <sub>ESBDATASU</sub>  | 2.2     |         | 2.7     |         | 3.1     |         | ns    |
| t <sub>ESBDATAH</sub>   | 0.6     |         | 0.8     |         | 0.9     |         | ns    |
| t <sub>ESBADDRSU</sub>  | 2.4     |         | 2.9     |         | 3.3     |         | ns    |
| t <sub>ESBDATACO1</sub> |         | 1.3     |         | 1.6     |         | 1.8     | ns    |
| t <sub>ESBDATACO2</sub> |         | 2.6     |         | 3.1     |         | 3.6     | ns    |
| t <sub>ESBDD</sub>      |         | 2.5     |         | 3.3     |         | 3.6     | ns    |
| t <sub>PD</sub>         |         | 2.5     |         | 3.0     |         | 3.6     | ns    |
| t <sub>PTERMSU</sub>    | 2.3     |         | 2.7     |         | 3.2     |         | ns    |
| t <sub>PTERMCO</sub>    |         | 1.5     |         | 1.8     |         | 2.1     | ns    |
| t <sub>F1-4</sub>       |         | 0.5     |         | 0.6     |         | 0.7     | ns    |
| t <sub>F5-20</sub>      |         | 1.6     |         | 1.7     |         | 1.8     | ns    |
| t <sub>F20+</sub>       |         | 2.2     |         | 2.2     |         | 2.3     | ns    |
| t <sub>CH</sub>         | 2.0     |         | 2.5     |         | 3.0     |         | ns    |
| t <sub>CL</sub>         | 2.0     |         | 2.5     |         | 3.0     |         | ns    |
| t <sub>CLRP</sub>       | 0.3     |         | 0.4     |         | 0.4     |         | ns    |
| t <sub>PREP</sub>       | 0.4     |         | 0.5     |         | 0.5     |         | ns    |
| t <sub>ESBCH</sub>      | 2.0     |         | 2.5     |         | 3.0     |         | ns    |
| t <sub>ESBCL</sub>      | 2.0     |         | 2.5     |         | 3.0     |         | ns    |
| t <sub>ESBWP</sub>      | 1.6     |         | 1.9     |         | 2.2     |         | ns    |
| t <sub>ESBRP</sub>      | 1.0     |         | 1.3     |         | 1.4     |         | ns    |

Tables 85 through 90 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K400E APEX 20KE devices.

| Table 85. EP20K400E f <sub>MAX</sub> LE Timing Microparameters |         |          |                |      |                |      |      |  |  |  |
|----------------------------------------------------------------|---------|----------|----------------|------|----------------|------|------|--|--|--|
| Symbol                                                         | -1 Spee | ed Grade | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |  |
|                                                                | Min     | Max      | Min            | Max  | Min            | Max  |      |  |  |  |
| t <sub>SU</sub>                                                | 0.23    |          | 0.23           |      | 0.23           |      | ns   |  |  |  |
| t <sub>H</sub>                                                 | 0.23    |          | 0.23           |      | 0.23           |      | ns   |  |  |  |
| t <sub>CO</sub>                                                |         | 0.25     |                | 0.29 |                | 0.32 | ns   |  |  |  |
| t <sub>LUT</sub>                                               |         | 0.70     |                | 0.83 |                | 1.01 | ns   |  |  |  |

Tables 97 through 102 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices.

| Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters |         |         |                |      |                |      |      |  |  |  |
|-----------------------------------------------------------------|---------|---------|----------------|------|----------------|------|------|--|--|--|
| Symbol                                                          | -1 Spee | d Grade | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |  |
|                                                                 | Min     | Мах     | Min            | Max  | Min            | Max  |      |  |  |  |
| t <sub>SU</sub>                                                 | 0.25    |         | 0.25           |      | 0.25           |      | ns   |  |  |  |
| t <sub>H</sub>                                                  | 0.25    |         | 0.25           |      | 0.25           |      | ns   |  |  |  |
| t <sub>CO</sub>                                                 |         | 0.28    |                | 0.32 |                | 0.33 | ns   |  |  |  |
| t <sub>LUT</sub>                                                |         | 0.80    |                | 0.95 |                | 1.13 | ns   |  |  |  |

# Revision History

The information contained in the *APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 supersedes information published in previous versions.

# Version 5.1

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 contains the following changes:

- In version 5.0, the VI input voltage spec was updated in Table 28 on page 63.
- In version 5.0, *Note* (5) to Tables 27 through 30 was revised.
- Added *Note* (2) to Figure 21 on page 33.

# Version 5.0

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.0 contains the following changes:

- Updated Tables 23 through 26. Removed 2.5-V operating condition tables because all APEX 20K devices are now 5.0-V tolerant.
- Updated conditions in Tables 33, 38 and 39.
- Updated data for t<sub>ESBDATAH</sub> parameter.

# Version 4.3

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.3 contains the following changes:

- Updated Figure 20.
- Updated *Note* (2) to Table 13.
- Updated notes to Tables 27 through 30.

#### Version 4.2

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.2 contains the following changes:

- Updated Figure 29.
- Updated *Note* (1) to Figure 29.

# Version 4.1

APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes:

- *t*<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104.
- Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation