Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 416 | | Number of Logic Elements/Cells | 4160 | | Total RAM Bits | 53248 | | Number of I/O | 183 | | Number of Gates | 263000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 240-BFQFP | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k100eqc240-1n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # General Description APEX<sup>TM</sup> 20K devices are the first PLDs designed with the MultiCore architecture, which combines the strengths of LUT-based and product-term-based devices with an enhanced memory structure. LUT-based logic provides optimized performance and efficiency for data-path, register-intensive, mathematical, or digital signal processing (DSP) designs. Product-term-based logic is optimized for complex combinatorial paths, such as complex state machines. LUT- and product-term-based logic combined with memory functions and a wide variety of MegaCore and AMPP functions make the APEX 20K device architecture uniquely suited for system-on-a-programmable-chip designs. Applications historically requiring a combination of LUT-, product-term-, and memory-based devices can now be integrated into one APEX 20K device. APEX 20KE devices are a superset of APEX 20K devices and include additional features such as advanced I/O standard support, CAM, additional global clocks, and enhanced ClockLock clock circuitry. In addition, APEX 20KE devices extend the APEX 20K family to 1.5 million gates. APEX 20KE devices are denoted with an "E" suffix in the device name (e.g., the EP20K1000E device is an APEX 20KE device). Table 8 compares the features included in APEX 20K and APEX 20KE devices. | Feature | APEX 20K Devices | APEX 20KE Devices | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MultiCore system integration | Full support | Full support | | SignalTap logic analysis | Full support | Full support | | 32/64-Bit, 33-MHz PCI | Full compliance in -1, -2 speed grades | Full compliance in -1, -2 speed grades | | 32/64-Bit, 66-MHz PCI | - | Full compliance in -1 speed grade | | MultiVolt I/O | 2.5-V or 3.3-V V <sub>CCIO</sub><br>V <sub>CCIO</sub> selected for device<br>Certain devices are 5.0-V tolerant | 1.8-V, 2.5-V, or 3.3-V V <sub>CCIO</sub> V <sub>CCIO</sub> selected block-by-block 5.0-V tolerant with use of external resistor | | ClockLock support | Clock delay reduction<br>2× and 4× clock multiplication | Clock delay reduction $m/(n \times v)$ or $m/(n \times k)$ clock multiplication Drive ClockLock output off-chip External clock feedback ClockShift LVDS support Up to four PLLs ClockShift, clock phase adjustment | | Dedicated clock and input pins | Six | Eight | | I/O standard support | 2.5-V, 3.3-V, 5.0-V I/O 3.3-V PCI Low-voltage complementary metal-oxide semiconductor (LVCMOS) Low-voltage transistor-to-transistor logic (LVTTL) | 1.8-V, 2.5-V, 3.3-V, 5.0-V I/O 2.5-V I/O 3.3-V PCI and PCI-X 3.3-V Advanced Graphics Port (AGP) Center tap terminated (CTT) GTL+ LVCMOS LVTTL True-LVDS and LVPECL data pins (in EP20K300E and larger devices) LVDS and LVPECL signaling (in all BGA and FineLine BGA devices) LVDS and LVPECL data pins up to 156 Mbps (in -1 speed grade devices) HSTL Class I PCI-X SSTL-2 Class I and II SSTL-3 Class I and II | | Memory support | Dual-port RAM<br>FIFO<br>RAM<br>ROM | CAM Dual-port RAM FIFO RAM ROM | All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required. APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy. After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications. APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations. The Quartus II software provides NativeLink interfaces to other industry-standard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture. #### Cascade Chain With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry. Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. Figure 7. APEX 20K Cascade Chain ### Implementing Logic in ROM In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate. ### **Programmable Speed/Power Control** APEX 20K ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>TM</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current. Designers can program each ESB in the APEX 20K device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power. ## I/O Structure The APEX 20K IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times, or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The Quartus II software Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20K IOE offers one output enable per pin, the Quartus II software Compiler can emulate open-drain operation efficiently. The APEX 20K IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay. Figure 28 shows how a column IOE connects to the interconnect. Figure 28. Column IOE Connection to the Interconnect #### **Dedicated Fast I/O Pins** APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed. Under hot socketing conditions, APEX 20KE devices will not sustain any damage, but the I/O pins will drive out. # MultiVolt I/O Interface The APEX device architecture supports the MultiVolt I/O interface feature, which allows APEX devices in all packages to interface with systems of different supply voltages. The devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). The APEX 20K VCCINT pins must always be connected to a 2.5 V power supply. With a 2.5-V $V_{CCINT}$ level, input pins are 2.5-V, 3.3-V, and 5.0-V tolerant. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems. | Table 12. 5.0-V Tolerant APEX 20K MultiVolt I/O Support | | | | | | | | | | |---------------------------------------------------------|--------------------------------------|--------------|--------------|--------------|-----|-----|--|--|--| | V <sub>CCIO</sub> (V) | Input Signals (V) Output Signals (V) | | | | | | | | | | | 2.5 | 3.3 | 5.0 | 2.5 | 3.3 | 5.0 | | | | | 2.5 | ✓ | <b>√</b> (1) | <b>√</b> (1) | ✓ | | | | | | | 3.3 | <b>✓</b> | ✓ | <b>√</b> (1) | <b>√</b> (2) | ✓ | ✓ | | | | #### Notes to Table 12: - (1) The PCI clamping diode must be disabled to drive an input with voltages higher than $V_{\text{CCIO}}$ . - (2) When $V_{\rm CCIO}$ = 3.3 V, an APEX 20K device can drive a 2.5-V device with 3.3-V tolerant inputs. Open-drain output pins on 5.0-V tolerant APEX 20K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{\rm IH}$ of 3.5 V. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor. #### Notes to Table 16: - (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter. - (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period. - (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the $t_{LOCK}$ value is less than the time required for configuration. - (4) The $t_{IITTER}$ specification is measured under long-term observation. Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices. | Table 17. APEX 20KE ClockLock & ClockBoost Parameters Note (1) | | | | | | | | | | |----------------------------------------------------------------|-----------------------------------------------------------|------------|-----|-----|------------------------|------------------|--|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | t <sub>R</sub> | Input rise time | | | | 5 | ns | | | | | t <sub>F</sub> | Input fall time | | | | 5 | ns | | | | | t <sub>INDUTY</sub> | Input duty cycle | | 40 | | 60 | % | | | | | t <sub>INJITTER</sub> | Input jitter peak-to-peak | | | | 2% of input period | peak-to-<br>peak | | | | | t <sub>OUTJITTER</sub> | Jitter on ClockLock or ClockBoost-<br>generated clock | | | | 0.35% of output period | RMS | | | | | t <sub>OUTDUTY</sub> | Duty cycle for ClockLock or ClockBoost-generated clock | | 45 | | 55 | % | | | | | t <sub>LOCK</sub> (2), (3) | Time required for ClockLock or ClockBoost to acquire lock | | | | 40 | μs | | | | ## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration. | Table 19. APEX 20K JT | AG Instructions | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JTAG Instruction | Description | | SAMPLE/PRELOAD | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | BYPASS (1) | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation. | | USERCODE | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. | | IDCODE | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO. | | ICR Instructions | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>TM</sup> or ByteBlasterMV <sup>TM</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor. | | SignalTap Instructions (1) | Monitors internal device operation with the SignalTap embedded logic analyzer. | #### Note to Table 19: (1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions. | Symbol | -1 Spee | d Grade | -2 Speed Grade | | -3 Speed Grade | | Units | | |-------------------------|---------|---------|----------------|-----|----------------|-----|-------|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>SU</sub> | 0.5 | | 0.6 | | 0.8 | | ns | | | t <sub>H</sub> | 0.7 | | 0.8 | | 1.0 | | ns | | | t <sub>CO</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>LUT</sub> | | 0.8 | | 1.0 | | 1.3 | ns | | | t <sub>ESBRC</sub> | | 1.7 | | 2.1 | | 2.4 | ns | | | t <sub>ESBWC</sub> | | 5.7 | | 6.9 | | 8.1 | ns | | | t <sub>ESBWESU</sub> | 3.3 | | 3.9 | | 4.6 | | ns | | | t <sub>ESBDATASU</sub> | 2.2 | | 2.7 | | 3.1 | | ns | | | t <sub>ESBDATAH</sub> | 0.6 | | 0.8 | | 0.9 | | ns | | | t <sub>ESBADDRSU</sub> | 2.4 | | 2.9 | | 3.3 | | ns | | | t <sub>ESBDATACO1</sub> | | 1.3 | | 1.6 | | 1.8 | ns | | | t <sub>ESBDATACO2</sub> | | 2.6 | | 3.1 | | 3.6 | ns | | | t <sub>ESBDD</sub> | | 2.5 | | 3.3 | | 3.6 | ns | | | t <sub>PD</sub> | | 2.5 | | 3.0 | | 3.6 | ns | | | t <sub>PTERMSU</sub> | 2.3 | | 2.7 | | 3.2 | | ns | | | t <sub>PTERMCO</sub> | | 1.5 | | 1.8 | | 2.1 | ns | | | t <sub>F1-4</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | | t <sub>F5-20</sub> | | 1.6 | | 1.7 | | 1.8 | ns | | | t <sub>F20+</sub> | | 2.2 | | 2.2 | | 2.3 | ns | | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>CLRP</sub> | 0.3 | | 0.4 | | 0.4 | | ns | | | t <sub>PREP</sub> | 0.4 | | 0.5 | | 0.5 | | ns | | | t <sub>ESBCH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>ESBCL</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>ESBWP</sub> | 1.6 | | 1.9 | | 2.2 | | ns | | | t <sub>ESBRP</sub> | 1.0 | | 1.3 | _ | 1.4 | | ns | | Tables 55 through 60 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K60E APEX 20KE devices. | Table 55. EP20K60E f <sub>MAX</sub> LE Timing Microparameters | | | | | | | | | | | | |---------------------------------------------------------------|-----------|------|------|------|------|------|----|--|--|--|--| | Symbol | Symbol -1 | | , | -2 | - | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>SU</sub> | 0.17 | | 0.15 | | 0.16 | | ns | | | | | | t <sub>H</sub> | 0.32 | | 0.33 | | 0.39 | | ns | | | | | | t <sub>CO</sub> | | 0.29 | | 0.40 | | 0.60 | ns | | | | | | t <sub>LUT</sub> | | 0.77 | | 1.07 | | 1.59 | ns | | | | | | Symbol | - | 1 | - | -2 | -; | 3 | Unit | |-------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.83 | | 2.57 | | 3.79 | ns | | t <sub>ESBSRC</sub> | | 2.46 | | 3.26 | | 4.61 | ns | | t <sub>ESBAWC</sub> | | 3.50 | | 4.90 | | 7.23 | ns | | t <sub>ESBSWC</sub> | | 3.77 | | 4.90 | | 6.79 | ns | | t <sub>ESBWASU</sub> | 1.59 | | 2.23 | | 3.29 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.75 | | 2.46 | | 3.62 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.76 | | 2.47 | | 3.64 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.68 | | 2.49 | | 3.87 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.08 | | 0.43 | | 1.04 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.29 | | 0.72 | | 1.46 | | ns | | t <sub>ESBRADDRSU</sub> | 0.36 | | 0.81 | | 1.58 | | ns | | t <sub>ESBDATACO1</sub> | | 1.06 | | 1.24 | | 1.55 | ns | | t <sub>ESBDATACO2</sub> | | 2.39 | | 3.35 | | 4.94 | ns | | t <sub>ESBDD</sub> | | 3.50 | | 4.90 | | 7.23 | ns | | t <sub>PD</sub> | | 1.72 | | 2.41 | | 3.56 | ns | | t <sub>PTERMSU</sub> | 0.99 | | 1.56 | | 2.55 | | ns | | t <sub>PTERMCO</sub> | | 1.07 | | 1.26 | | 1.08 | ns | | Symbol | - | 1 | - | -2 | | 3 | Unit | |----------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>INSUBIDIR</sub> | 2.77 | | 2.91 | | 3.11 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.00 | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns | | t <sub>XZBIDIR</sub> | | 6.47 | | 7.44 | | 8.65 | ns | | t <sub>ZXBIDIR</sub> | | 6.47 | | 7.44 | | 8.65 | ns | | t <sub>INSUBIDIRPLL</sub> | 3.44 | | 3.24 | | - | | ns | | tinhbidirpll | 0.00 | | 0.00 | | - | | ns | | t <sub>OUTCOBIDIRPLL</sub> | 0.50 | 3.37 | 0.50 | 3.69 | - | - | ns | | t <sub>XZBIDIRPLL</sub> | | 5.00 | | 5.82 | | - | ns | | tzxbidirpll | | 5.00 | | 5.82 | | - | ns | Tables 61 through 66 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K100E APEX 20KE devices. | Table 61. EP20K100E f <sub>MAX</sub> LE Timing Microparameters | | | | | | | | | | | |----------------------------------------------------------------|-----------|------|------|------|------|------|------|--|--|--| | Symbol | Symbol -1 | | -2 | | -3 | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>SU</sub> | 0.25 | | 0.25 | | 0.25 | | ns | | | | | t <sub>H</sub> | 0.25 | | 0.25 | | 0.25 | | ns | | | | | t <sub>CO</sub> | | 0.28 | | 0.28 | | 0.34 | ns | | | | | t <sub>LUT</sub> | | 0.80 | | 0.95 | | 1.13 | ns | | | | | Table 62. EP20K | I GOL IMAX LOL | , Thinny Miles | 1 | | Ī | | 1 | |-------------------------|----------------|----------------|-------|------|-------|------|----| | Symbol | - | 1 | | -2 | -: | Unit | | | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.61 | | 1.84 | | 1.97 | ns | | t <sub>ESBSRC</sub> | | 2.57 | | 2.97 | | 3.20 | ns | | t <sub>ESBAWC</sub> | | 0.52 | | 4.09 | | 4.39 | ns | | t <sub>ESBSWC</sub> | | 3.17 | | 3.78 | | 4.09 | ns | | t <sub>ESBWASU</sub> | 0.56 | | 6.41 | | 0.63 | | ns | | t <sub>ESBWAH</sub> | 0.48 | | 0.54 | | 0.55 | | ns | | t <sub>ESBWDSU</sub> | 0.71 | | 0.80 | | 0.81 | | ns | | t <sub>ESBWDH</sub> | .048 | | 0.54 | | 0.55 | | ns | | t <sub>ESBRASU</sub> | 1.57 | | 1.75 | | 1.87 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.20 | | ns | | t <sub>ESBWESU</sub> | 1.54 | | 1.72 | | 1.80 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.16 | | -0.20 | | -0.20 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.12 | | 0.08 | | 0.13 | | ns | | t <sub>ESBRADDRSU</sub> | 0.17 | | 0.15 | | 0.19 | | ns | | t <sub>ESBDATACO1</sub> | | 1.20 | | 1.39 | | 1.52 | ns | | t <sub>ESBDATACO2</sub> | | 2.54 | | 2.99 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 3.06 | | 3.56 | | 3.85 | ns | | t <sub>PD</sub> | | 1.73 | | 2.02 | | 2.20 | ns | | t <sub>PTERMSU</sub> | 1.11 | | 1.26 | | 1.38 | | ns | | t <sub>PTERMCO</sub> | | 1.19 | | 1.40 | | 1.08 | ns | | Table 63. EP2 | 0K100E f <sub>MAX</sub> 1 | Routing Delays | s | | | | | |--------------------|---------------------------|----------------|-----|------|-----|------|------| | Symbol | - | 1 | - | -2 | | 3 | Unit | | | Min | Max | Min | Max | Min | Max | 7 | | t <sub>F1-4</sub> | | 0.24 | | 0.27 | | 0.29 | ns | | t <sub>F5-20</sub> | | 1.04 | | 1.26 | | 1.52 | ns | | t <sub>F20+</sub> | | 1.12 | | 1.36 | | 1.86 | ns | | Symbol | OK100E Minimum Pulse Wi | | - | arameters<br>2 | | | Unit | |--------------------|-------------------------|-----|------|----------------|------|-----|------| | , | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 2.00 | | 2.00 | | 2.00 | | ns | | t <sub>CL</sub> | 2.00 | | 2.00 | | 2.00 | | ns | | t <sub>CLRP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>PREP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>ESBCH</sub> | 2.00 | | 2.00 | | 2.00 | | ns | | t <sub>ESBCL</sub> | 2.00 | | 2.00 | | 2.00 | | ns | | t <sub>ESBWP</sub> | 1.29 | | 1.53 | | 1.66 | | ns | | t <sub>ESBRP</sub> | 1.11 | | 1.29 | | 1.41 | | ns | | Symbol | - | -1 | | -2 | | -3 | | |-----------------------|------|------|------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>INSU</sub> | 2.23 | | 2.32 | | 2.43 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>outco</sub> | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns | | t <sub>INSUPLL</sub> | 1.58 | | 1.66 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | = | | ns | | t <sub>OUTCOPLL</sub> | 0.50 | 2.96 | 0.50 | 3.29 | - | - | ns | | Symbol | - | 1 | - | 2 | - | 3 | Unit | |----------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | ] | | t <sub>INSUBIDIR</sub> | 2.74 | | 2.96 | | 3.19 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns | | t <sub>XZBIDIR</sub> | | 5.00 | | 5.48 | | 5.89 | ns | | t <sub>ZXBIDIR</sub> | | 5.00 | | 5.48 | | 5.89 | ns | | t <sub>INSUBIDIRPLL</sub> | 4.64 | | 5.03 | | - | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | - | | ns | | t <sub>OUTCOBIDIRPLL</sub> | 0.50 | 2.96 | 0.50 | 3.29 | - | - | ns | | t <sub>XZBIDIRPLL</sub> | | 3.10 | | 3.42 | | - | ns | | tzxbidirpll | | 3.10 | | 3.42 | | - | ns | Tables 67 through 72 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K160E APEX 20KE devices. | Table 67. EP2 | Table 67. EP20K160E f <sub>MAX</sub> LE Timing Microparameters | | | | | | | | | | | | |------------------|----------------------------------------------------------------|------|------|------|------|------|------|--|--|--|--|--| | Symbol | -1 | | -2 | | -3 | | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | | t <sub>SU</sub> | 0.22 | | 0.24 | | 0.26 | | ns | | | | | | | t <sub>H</sub> | 0.22 | | 0.24 | | 0.26 | | ns | | | | | | | t <sub>CO</sub> | | 0.25 | | 0.31 | | 0.35 | ns | | | | | | | t <sub>LUT</sub> | | 0.69 | | 0.88 | | 1.12 | ns | | | | | | | Symbol | - | 1 | | 2 | -; | 3 | Unit | |-------------------------|-------|------|-------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.68 | | 2.06 | | 2.24 | ns | | t <sub>ESBSRC</sub> | | 2.27 | | 2.77 | | 3.18 | ns | | t <sub>ESBAWC</sub> | | 3.10 | | 3.86 | | 4.50 | ns | | t <sub>ESBSWC</sub> | | 2.90 | | 3.67 | | 4.21 | ns | | t <sub>ESBWASU</sub> | 0.55 | | 0.67 | | 0.74 | | ns | | t <sub>ESBWAH</sub> | 0.36 | | 0.46 | | 0.48 | | ns | | t <sub>ESBWDSU</sub> | 0.69 | | 0.83 | | 0.95 | | ns | | t <sub>ESBWDH</sub> | 0.36 | | 0.46 | | 0.48 | | ns | | t <sub>ESBRASU</sub> | 1.61 | | 1.90 | | 2.09 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.01 | | ns | | t <sub>ESBWESU</sub> | 1.42 | | 1.71 | | 2.01 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.06 | | -0.07 | | 0.05 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.11 | | 0.13 | | 0.31 | | ns | | t <sub>ESBRADDRSU</sub> | 0.18 | | 0.23 | | 0.39 | | ns | | t <sub>ESBDATACO1</sub> | | 1.09 | | 1.35 | | 1.51 | ns | | t <sub>ESBDATACO2</sub> | | 2.19 | | 2.75 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 2.75 | | 3.41 | | 4.03 | ns | | t <sub>PD</sub> | | 1.58 | | 1.97 | | 2.33 | ns | | t <sub>PTERMSU</sub> | 1.00 | | 1.22 | | 1.51 | | ns | | t <sub>PTERMCO</sub> | | 1.10 | | 1.37 | | 1.09 | ns | | Table 75. EP2 | Table 75. EP20K200E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |--------------------|-----------------------------------------------------|------|-----|------|-----|------|------|--|--|--|--| | Symbol | - | 1 | | -2 | -( | 3 | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>F1-4</sub> | | 0.25 | | 0.27 | | 0.29 | ns | | | | | | t <sub>F5-20</sub> | | 1.02 | | 1.20 | | 1.41 | ns | | | | | | t <sub>F20+</sub> | | 1.99 | | 2.23 | | 2.53 | ns | | | | | | Table 87. EP2 | 0K400E f <sub>MAX</sub> | Routing Delay | 'S | | | | | |--------------------|-------------------------|---------------|--------|----------|---------|---------|------| | Symbol | -1 Spee | d Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>F1-4</sub> | | 0.25 | | 0.25 | | 0.26 | ns | | t <sub>F5-20</sub> | | 1.01 | | 1.12 | | 1.25 | ns | | t <sub>F20+</sub> | | 3.71 | | 3.92 | | 4.17 | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Spee | Unit | | |--------------------|----------------|-----|----------------|-----|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 1.36 | | 2.22 | | 2.35 | | ns | | t <sub>CL</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | t <sub>CLRP</sub> | 0.18 | | 0.18 | | 0.19 | | ns | | t <sub>PREP</sub> | 0.18 | | 0.18 | | 0.19 | | ns | | t <sub>ESBCH</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | t <sub>ESBCL</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | t <sub>ESBWP</sub> | 1.17 | | 1.38 | | 1.56 | | ns | | t <sub>ESBRP</sub> | 0.94 | | 1.09 | | 1.25 | | ns | | Table 89. EP20K400E External Timing Parameters | | | | | | | | | | |------------------------------------------------|----------------|------|---------|----------------|------|---------|------|--|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | i Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>INSU</sub> | 2.51 | | 2.64 | | 2.77 | | ns | | | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | | t <sub>OUTCO</sub> | 2.00 | 5.25 | 2.00 | 5.79 | 2.00 | 6.32 | ns | | | | t <sub>INSUPLL</sub> | 3.221 | | 3.38 | | - | | ns | | | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | | | t <sub>OUTCOPLL</sub> | 0.50 | 2.25 | 0.50 | 2.45 | - | - | ns | | | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | Unit | | |---------------------------|----------------|------|---------|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 2.93 | | 3.23 | | 3.44 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 5.25 | 2.00 | 5.79 | 2.00 | 6.32 | ns | | t <sub>XZBIDIR</sub> | | 5.95 | | 6.77 | | 7.12 | ns | | tzxbidir | | 5.95 | | 6.77 | | 7.12 | ns | | t <sub>INSUBIDIRPLL</sub> | 4.31 | | 4.76 | | - | | ns | | tinhbidirpll | 0.00 | | 0.00 | | - | | ns | | toutcobidirpll | 0.50 | 2.25 | 0.50 | 2.45 | - | - | ns | | txzbidirpll | | 2.94 | | 3.43 | | - | ns | | tzxbidirpll | | 2.94 | | 3.43 | | - | ns | Tables 91 through 96 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices. | Table 91. EP2 | OK600E f <sub>MAX</sub> | LE Timing Mic | croparameters | s | | | | |------------------|-------------------------|----------------|---------------|----------|----------------|------|------| | Symbol | -1 Spee | ed Grade -2 Sp | | ed Grade | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>SU</sub> | 0.16 | | 0.16 | | 0.17 | | ns | | t <sub>H</sub> | 0.29 | | 0.33 | | 0.37 | | ns | | t <sub>CO</sub> | | 0.65 | | 0.38 | | 0.49 | ns | | t <sub>LUT</sub> | | 0.70 | | 1.00 | | 1.30 | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 3.47 | | 3.68 | | 3.99 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 6.18 | 2.00 | 6.81 | 2.00 | 7.36 | ns | | t <sub>XZBIDIR</sub> | | 6.91 | | 7.62 | | 8.38 | ns | | t <sub>ZXBIDIR</sub> | | 6.91 | | 7.62 | | 8.38 | ns | | t <sub>INSUBIDIRPLL</sub> | 3.05 | | 3.26 | | | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | | | ns | | toutcobidirpll | 0.50 | 2.67 | 0.50 | 2.99 | | | ns | | t <sub>XZBIDIRPLL</sub> | | 3.41 | | 3.80 | | | ns | | tzxbidirpll | | 3.41 | | 3.80 | | | ns | Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value. | Table 109. Selectable I/O Standard Input Delays | | | | | | | | | | | | |-------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|--|--|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | | Min | Max | Min | Max | Min | Max | Min | | | | | | LVCMOS | | 0.00 | | 0.00 | | 0.00 | ns | | | | | | LVTTL | | 0.00 | | 0.00 | | 0.00 | ns | | | | | | 2.5 V | | 0.00 | | 0.04 | | 0.05 | ns | | | | | | 1.8 V | | -0.11 | | 0.03 | | 0.04 | ns | | | | | | PCI | | 0.01 | | 0.09 | | 0.10 | ns | | | | | | GTL+ | | -0.24 | | -0.23 | | -0.19 | ns | | | | | | SSTL-3 Class I | | -0.32 | | -0.21 | | -0.47 | ns | | | | | | SSTL-3 Class II | | -0.08 | | 0.03 | | -0.23 | ns | | | | | | SSTL-2 Class I | | -0.17 | | -0.06 | | -0.32 | ns | | | | | | SSTL-2 Class II | | -0.16 | | -0.05 | | -0.31 | ns | | | | | | LVDS | | -0.12 | | -0.12 | | -0.12 | ns | | | | | | CTT | | 0.00 | | 0.00 | | 0.00 | ns | | | | | | AGP | | 0.00 | | 0.00 | | 0.00 | ns | | | | |