



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 416                                                          |
| Number of Logic Elements/Cells | 4160                                                         |
| Total RAM Bits                 | 53248                                                        |
| Number of I/O                  | 183                                                          |
| Number of Gates                | 263000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 240-BFQFP                                                    |
| Supplier Device Package        | 240-PQFP (32x32)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k100eqc240-2x |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



Altera Corporation 9

Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions.

Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs.

If both the rising and falling edges of a clock are used in a LAB, both LAB-wide clock signals are used.

The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack Interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit.



Figure 4. LAB Control Signal Generation

#### Notes to Figure 4:

- (1) APEX 20KE devices have four dedicated clocks.
- (2) The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the LAB.
- (3) The SYNCCLR signal can be generated by the local interconnect or global signals.

The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

#### Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NoT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NoT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

#### FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.

Select Vertical I/O Pins IOE IOE FastRow Interconnect IOE IOE Drive Local Interconnect FastRow Drives Local Interconnect and FastRow Interconnect in Two MegaLAB Structures Interconnect Local Interconnect LEs MegaLAB MegaLAB *LABs* 

Figure 12. APEX 20KE FastRow Interconnect

Table 9 summarizes how various elements of the APEX 20K architecture drive each other.

### Read/Write Clock Mode

The read/write clock mode contains two clocks. One clock controls all registers associated with writing: data input, WE, and write address. The other clock controls all registers associated with reading: read enable (RE), read address, and data output. The ESB also supports clock enable and asynchronous clear signals; these signals also control the read and write registers independently. Read/write clock mode is commonly used for applications where reads and writes occur at different system frequencies. Figure 20 shows the ESB in read/write clock mode.



Figure 20. ESB in Read/Write Clock Mode Note (1)

Notes to Figure 20:

(1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset.

(2) APEX 20KE devices have four dedicated clocks.

Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software.

| Table 10. APEX 20K Programmable Delay Chains                 |                                        |  |  |  |  |  |
|--------------------------------------------------------------|----------------------------------------|--|--|--|--|--|
| Programmable Delays Quartus II Logic Option                  |                                        |  |  |  |  |  |
| Input pin to core delay                                      | Decrease input delay to internal cells |  |  |  |  |  |
| Input pin to input register delay                            | Decrease input delay to input register |  |  |  |  |  |
| Core to output register delay Decrease input delay to output |                                        |  |  |  |  |  |
| Output register t <sub>CO</sub> delay                        | Increase delay to output pin           |  |  |  |  |  |

The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices.

The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.

Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 27 shows how a row IOE connects to the interconnect.



Figure 27. Row IOE Connection to the Interconnect

#### Notes to Table 16:

- (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the  $t_{LOCK}$  value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation.

Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices.

| Table 17. APEX 20KE ClockLock & ClockBoost Parameters Note (1) |                                                           |            |     |     |                        |                  |  |  |
|----------------------------------------------------------------|-----------------------------------------------------------|------------|-----|-----|------------------------|------------------|--|--|
| Symbol                                                         | Parameter                                                 | Conditions | Min | Тур | Max                    | Unit             |  |  |
| t <sub>R</sub>                                                 | Input rise time                                           |            |     |     | 5                      | ns               |  |  |
| t <sub>F</sub>                                                 | Input fall time                                           |            |     |     | 5                      | ns               |  |  |
| t <sub>INDUTY</sub>                                            | Input duty cycle                                          |            | 40  |     | 60                     | %                |  |  |
| t <sub>INJITTER</sub>                                          | Input jitter peak-to-peak                                 |            |     |     | 2% of input period     | peak-to-<br>peak |  |  |
| t <sub>OUTJITTER</sub>                                         | Jitter on ClockLock or ClockBoost-<br>generated clock     |            |     |     | 0.35% of output period | RMS              |  |  |
| t <sub>OUTDUTY</sub>                                           | Duty cycle for ClockLock or ClockBoost-generated clock    |            | 45  |     | 55                     | %                |  |  |
| t <sub>LOCK</sub> (2), (3)                                     | Time required for ClockLock or ClockBoost to acquire lock |            |     |     | 40                     | μs               |  |  |

The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices.

| Table 20. APEX 20K Boundary-Scan Register Length |                               |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |  |
| EP20K30E                                         | 420                           |  |  |  |  |  |
| EP20K60E                                         | 624                           |  |  |  |  |  |
| EP20K100                                         | 786                           |  |  |  |  |  |
| EP20K100E                                        | 774                           |  |  |  |  |  |
| EP20K160E                                        | 984                           |  |  |  |  |  |
| EP20K200                                         | 1,176                         |  |  |  |  |  |
| EP20K200E                                        | 1,164                         |  |  |  |  |  |
| EP20K300E                                        | 1,266                         |  |  |  |  |  |
| EP20K400                                         | 1,536                         |  |  |  |  |  |
| EP20K400E                                        | 1,506                         |  |  |  |  |  |
| EP20K600E                                        | 1,806                         |  |  |  |  |  |
| EP20K1000E                                       | 2,190                         |  |  |  |  |  |
| EP20K1500E                                       | 1 (1)                         |  |  |  |  |  |

#### Note to Table 20:

(1) This device does not support JTAG boundary scan testing.

| Device     |                     | IDCODE (32 Bits) (1)  |                                    |           |  |  |  |  |  |  |
|------------|---------------------|-----------------------|------------------------------------|-----------|--|--|--|--|--|--|
|            | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer<br>Identity (11 Bits) | 1 (1 Bit) |  |  |  |  |  |  |
| EP20K30E   | 0000                | 1000 0000 0011 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K60E   | 0000                | 1000 0000 0110 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K100   | 0000                | 0000 0100 0001 0110   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K100E  | 0000                | 1000 0001 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K160E  | 0000                | 1000 0001 0110 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K200   | 0000                | 0000 1000 0011 0010   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K200E  | 0000                | 1000 0010 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K300E  | 0000                | 1000 0011 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K400   | 0000                | 0001 0110 0110 0100   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K400E  | 0000                | 1000 0100 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K600E  | 0000                | 1000 0110 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |
| EP20K1000E | 0000                | 1001 0000 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |

#### Notes to Table 21:

- (1) The most significant bit (MSB) is on the left.
- (2) The IDCODE's least significant bit (LSB) is always 1.

Figure 31 shows the timing requirements for the JTAG signals.



| Symbol            | Parameter                                                                 | Conditions                                                                             | Min                               | Тур | Max                               | Unit |
|-------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------|-----|-----------------------------------|------|
| V <sub>IH</sub>   | High-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                     |                                                                                        | 1.7, 0.5 × V <sub>CCIO</sub> (10) |     | 4.1                               | V    |
| V <sub>IL</sub>   | Low-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                      |                                                                                        | -0.5                              |     | 0.8, 0.3 × V <sub>CCIO</sub> (10) | V    |
| V <sub>OH</sub>   | 3.3-V high-level LVTTL output voltage                                     | I <sub>OH</sub> = -12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                        | 2.4                               |     |                                   | V    |
|                   | 3.3-V high-level LVCMOS output voltage                                    | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (11)$                    | V <sub>CCIO</sub> - 0.2           |     |                                   | V    |
|                   | 3.3-V high-level PCI output voltage                                       | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(11) | 0.9 × V <sub>CCIO</sub>           |     |                                   | V    |
| 2.5-V high-       | 2.5-V high-level output voltage                                           | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                       | 2.1                               |     |                                   | V    |
|                   |                                                                           | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (11)$                      | 2.0                               |     |                                   | V    |
|                   |                                                                           | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (11)$                      | 1.7                               |     |                                   | V    |
| 02                | 3.3-V low-level LVTTL output voltage                                      | $I_{OL}$ = 12 mA DC,<br>$V_{CCIO}$ = 3.00 V (12)                                       |                                   |     | 0.4                               | V    |
|                   | 3.3-V low-level LVCMOS output voltage                                     | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (12)$                     |                                   |     | 0.2                               | V    |
|                   | 3.3-V low-level PCI output voltage                                        | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(12)  |                                   |     | 0.1 × V <sub>CCIO</sub>           | V    |
|                   | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (12)                        |                                   |     | 0.2                               | V    |
|                   |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (12)                          |                                   |     | 0.4                               | V    |
|                   |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (12)                          |                                   |     | 0.7                               | V    |
| I <sub>I</sub>    | Input pin leakage current                                                 | V <sub>I</sub> = 4.1 to -0.5 V (13)                                                    | -10                               |     | 10                                | μΑ   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                        | $V_0 = 4.1 \text{ to } -0.5 \text{ V } (13)$                                           | -10                               |     | 10                                | μΑ   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | $V_{I} =$ ground, no load, no toggling inputs, -1 speed grade                          |                                   | 10  |                                   | mA   |
|                   |                                                                           | V <sub>I</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades        |                                   | 5   |                                   | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (14)                                                         | 20                                |     | 50                                | kΩ   |
|                   | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (14)                                                       | 30                                |     | 80                                | kΩ   |
|                   |                                                                           | V <sub>CCIO</sub> = 1.71 V (14)                                                        | 60                                |     | 150                               | kΩ   |

All specifications are always representative of worst-case supply voltage and junction temperature conditions. All output-pin-timing specifications are reported for maximum driver strength.

Figure 36 shows the  $f_{MAX}$  timing model for APEX 20K devices.



Figure 37 shows the  $f_{MAX}$  timing model for APEX 20KE devices. These parameters can be used to estimate  $f_{MAX}$  for multiple levels of logic. Quartus II software timing analysis should be used for more accurate timing information.

| Table 31. APEX 2        | Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 2 of 2) |   |  |  |  |  |
|-------------------------|---------------------------------------------------------------------|---|--|--|--|--|
| Symbol                  | Parameter                                                           |   |  |  |  |  |
| t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers                  |   |  |  |  |  |
| t <sub>ESBDD</sub>      | ESB data-in to data-out delay for RAM mode                          |   |  |  |  |  |
| t <sub>PD</sub>         | ESB macrocell input to non-registered output                        | - |  |  |  |  |
| t <sub>PTERMSU</sub>    | ESB macrocell register setup time before clock                      |   |  |  |  |  |
| t <sub>PTERMCO</sub>    | ESB macrocell register clock-to-output delay                        |   |  |  |  |  |
| t <sub>F1-4</sub>       | Fanout delay using local interconnect                               |   |  |  |  |  |
| t <sub>F5-20</sub>      | Fanout delay using MegaLab Interconnect                             |   |  |  |  |  |
| t <sub>F20+</sub>       | Fanout delay using FastTrack Interconnect                           |   |  |  |  |  |
| t <sub>CH</sub>         | Minimum clock high time from clock pin                              |   |  |  |  |  |
| t <sub>CL</sub>         | Minimum clock low time from clock pin                               |   |  |  |  |  |
| t <sub>CLRP</sub>       | LE clear pulse width                                                |   |  |  |  |  |
| t <sub>PREP</sub>       | LE preset pulse width                                               |   |  |  |  |  |
| t <sub>ESBCH</sub>      | Clock high time                                                     |   |  |  |  |  |
| t <sub>ESBCL</sub>      | Clock low time                                                      |   |  |  |  |  |
| t <sub>ESBWP</sub>      | Write pulse width                                                   |   |  |  |  |  |
| t <sub>ESBRP</sub>      | Read pulse width                                                    |   |  |  |  |  |

Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20K External Timing Parameters Note (1) |                                                         |  |  |  |  |
|--------------------------------------------------------|---------------------------------------------------------|--|--|--|--|
| Symbol                                                 | Symbol Clock Parameter                                  |  |  |  |  |
| t <sub>INSU</sub>                                      | Setup time with global clock at IOE register            |  |  |  |  |
| t <sub>INH</sub>                                       | Hold time with global clock at IOE register             |  |  |  |  |
| tоитсо                                                 | Clock-to-output delay with global clock at IOE register |  |  |  |  |

| Table 33. APEX 20K External Bidirectional Timing Parameters Note (1) |                                                                                            |            |  |  |  |  |
|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                                               | Parameter                                                                                  | Conditions |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                               | Setup time for bidirectional pins with global clock at same-row or same-column LE register |            |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                | Hold time for bidirectional pins with global clock at same-row or same-column LE register  |            |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                              | Clock-to-output delay for bidirectional pins with global clock at IOE register             | C1 = 10 pF |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                 | Synchronous IOE output buffer disable delay                                                | C1 = 10 pF |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                 | Synchronous IOE output buffer enable delay, slow slew rate = off                           | C1 = 10 pF |  |  |  |  |

| Symbol                     | Parameter                                                                             | Conditions |
|----------------------------|---------------------------------------------------------------------------------------|------------|
| t <sub>INSUBIDIR</sub>     | Setup time for bidirectional pins with global clock at LAB adjacent Input Register    |            |
| t <sub>INHBIDIR</sub>      | Hold time for bidirectional pins with global clock at LAB adjacent Input Register     |            |
| <sup>t</sup> OUTCOBIDIR    | Clock-to-output delay for bidirectional pins with global clock at IOE output register | C1 = 10 pF |
| t <sub>XZBIDIR</sub>       | Synchronous Output Enable Register to output buffer disable delay                     | C1 = 10 pF |
| t <sub>ZXBIDIR</sub>       | Synchronous Output Enable Register output buffer enable delay                         | C1 = 10 pF |
| t <sub>INSUBIDIRPLL</sub>  | Setup time for bidirectional pins with PLL clock at LAB adjacent Input Register       |            |
| t <sub>INHBIDIRPLL</sub>   | Hold time for bidirectional pins with PLL clock at LAB adjacent Input Register        |            |
| <sup>†</sup> OUTCOBIDIRPLL | Clock-to-output delay for bidirectional pins with PLL clock at IOE output register    | C1 = 10 pF |
| t <sub>XZBIDIRPLL</sub>    | Synchronous Output Enable Register to output buffer disable delay with PLL            | C1 = 10 pF |
| t <sub>ZXBIDIRPLL</sub>    | Synchronous Output Enable Register output buffer enable delay with PLL                | C1 = 10 pF |

Note to Tables 38 and 39:

<sup>(1)</sup> These timing parameters are sample-tested only.

Tables 40 through 42 show the  $f_{\mbox{\scriptsize MAX}}$  timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol                  | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade |     | Units |  |
|-------------------------|---------|---------|---------|---------|----------------|-----|-------|--|
|                         | Min     | Max     | Min     | Max     | Min            | Max |       |  |
| t <sub>SU</sub>         | 0.5     |         | 0.6     |         | 0.8            |     | ns    |  |
| t <sub>H</sub>          | 0.7     |         | 0.8     |         | 1.0            |     | ns    |  |
| t <sub>CO</sub>         |         | 0.3     |         | 0.4     |                | 0.5 | ns    |  |
| t <sub>LUT</sub>        |         | 0.8     |         | 1.0     |                | 1.3 | ns    |  |
| t <sub>ESBRC</sub>      |         | 1.7     |         | 2.1     |                | 2.4 | ns    |  |
| t <sub>ESBWC</sub>      |         | 5.7     |         | 6.9     |                | 8.1 | ns    |  |
| t <sub>ESBWESU</sub>    | 3.3     |         | 3.9     |         | 4.6            |     | ns    |  |
| t <sub>ESBDATASU</sub>  | 2.2     |         | 2.7     |         | 3.1            |     | ns    |  |
| t <sub>ESBDATAH</sub>   | 0.6     |         | 0.8     |         | 0.9            |     | ns    |  |
| t <sub>ESBADDRSU</sub>  | 2.4     |         | 2.9     |         | 3.3            |     | ns    |  |
| t <sub>ESBDATACO1</sub> |         | 1.3     |         | 1.6     |                | 1.8 | ns    |  |
| t <sub>ESBDATACO2</sub> |         | 2.6     |         | 3.1     |                | 3.6 | ns    |  |
| t <sub>ESBDD</sub>      |         | 2.5     |         | 3.3     |                | 3.6 | ns    |  |
| t <sub>PD</sub>         |         | 2.5     |         | 3.0     |                | 3.6 | ns    |  |
| t <sub>PTERMSU</sub>    | 2.3     |         | 2.6     |         | 3.2            |     | ns    |  |
| t <sub>PTERMCO</sub>    |         | 1.5     |         | 1.8     |                | 2.1 | ns    |  |
| t <sub>F1-4</sub>       |         | 0.5     |         | 0.6     |                | 0.7 | ns    |  |
| t <sub>F5-20</sub>      |         | 1.6     |         | 1.7     |                | 1.8 | ns    |  |
| t <sub>F20+</sub>       |         | 2.2     |         | 2.2     |                | 2.3 | ns    |  |
| t <sub>CH</sub>         | 2.0     |         | 2.5     |         | 3.0            |     | ns    |  |
| t <sub>CL</sub>         | 2.0     |         | 2.5     |         | 3.0            |     | ns    |  |
| t <sub>CLRP</sub>       | 0.3     |         | 0.4     |         | 0.4            |     | ns    |  |
| t <sub>PREP</sub>       | 0.5     |         | 0.5     |         | 0.5            |     | ns    |  |
| t <sub>ESBCH</sub>      | 2.0     |         | 2.5     |         | 3.0            |     | ns    |  |
| t <sub>ESBCL</sub>      | 2.0     |         | 2.5     |         | 3.0            |     | ns    |  |
| t <sub>ESBWP</sub>      | 1.6     |         | 1.9     |         | 2.2            |     | ns    |  |
| t <sub>ESBRP</sub>      | 1.0     |         | 1.3     |         | 1.4            | _   | ns    |  |

| Symbol             | OK100E Minin |     | -    | arameters<br>2 | -3   |     | Unit |
|--------------------|--------------|-----|------|----------------|------|-----|------|
|                    | Min          | Max | Min  | Max            | Min  | Max | -    |
| t <sub>CH</sub>    | 2.00         |     | 2.00 |                | 2.00 |     | ns   |
| t <sub>CL</sub>    | 2.00         |     | 2.00 |                | 2.00 |     | ns   |
| t <sub>CLRP</sub>  | 0.20         |     | 0.20 |                | 0.20 |     | ns   |
| t <sub>PREP</sub>  | 0.20         |     | 0.20 |                | 0.20 |     | ns   |
| t <sub>ESBCH</sub> | 2.00         |     | 2.00 |                | 2.00 |     | ns   |
| t <sub>ESBCL</sub> | 2.00         |     | 2.00 |                | 2.00 |     | ns   |
| t <sub>ESBWP</sub> | 1.29         |     | 1.53 |                | 1.66 |     | ns   |
| t <sub>ESBRP</sub> | 1.11         |     | 1.29 |                | 1.41 |     | ns   |

| Symbol                | -1   |      | -2   |      | -3   |      | Unit |
|-----------------------|------|------|------|------|------|------|------|
|                       | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>INSU</sub>     | 2.23 |      | 2.32 |      | 2.43 |      | ns   |
| t <sub>INH</sub>      | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>outco</sub>    | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns   |
| t <sub>INSUPLL</sub>  | 1.58 |      | 1.66 |      | -    |      | ns   |
| t <sub>INHPLL</sub>   | 0.00 |      | 0.00 |      | =    |      | ns   |
| t <sub>OUTCOPLL</sub> | 0.50 | 2.96 | 0.50 | 3.29 | -    | -    | ns   |

| Symbol                     | -1   |      | -    | 2    | -    | Unit |    |
|----------------------------|------|------|------|------|------|------|----|
|                            | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>INSUBIDIR</sub>     | 2.74 |      | 2.96 |      | 3.19 |      | ns |
| t <sub>INHBIDIR</sub>      | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>OUTCOBIDIR</sub>    | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns |
| t <sub>XZBIDIR</sub>       |      | 5.00 |      | 5.48 |      | 5.89 | ns |
| t <sub>ZXBIDIR</sub>       |      | 5.00 |      | 5.48 |      | 5.89 | ns |
| t <sub>INSUBIDIRPLL</sub>  | 4.64 |      | 5.03 |      | -    |      | ns |
| t <sub>INHBIDIRPLL</sub>   | 0.00 |      | 0.00 |      | -    |      | ns |
| t <sub>OUTCOBIDIRPLL</sub> | 0.50 | 2.96 | 0.50 | 3.29 | -    | -    | ns |
| t <sub>XZBIDIRPLL</sub>    |      | 3.10 |      | 3.42 |      | -    | ns |
| tzxbidirpll                |      | 3.10 |      | 3.42 |      | -    | ns |

Tables 85 through 90 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K400E APEX 20KE devices.

| Table 85. EP2    | OK400E f <sub>MAX</sub> | LE Timing Mic | roparameter    | s    |                |      |      |  |
|------------------|-------------------------|---------------|----------------|------|----------------|------|------|--|
| Symbol           | -1 Spee                 | d Grade       | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |
|                  | Min                     | Max           | Min            | Max  | Min            | Max  | 1    |  |
| t <sub>SU</sub>  | 0.23                    |               | 0.23           |      | 0.23           |      | ns   |  |
| t <sub>H</sub>   | 0.23                    |               | 0.23           |      | 0.23           |      | ns   |  |
| t <sub>CO</sub>  |                         | 0.25          |                | 0.29 |                | 0.32 | ns   |  |
| t <sub>LUT</sub> |                         | 0.70          |                | 0.83 |                | 1.01 | ns   |  |

| Symbol                  | -1 Speed Grade |      | -2 Speed Grade |      | -3 Spee | Unit |    |
|-------------------------|----------------|------|----------------|------|---------|------|----|
|                         | Min            | Max  | Min            | Max  | Min     | Max  | 7  |
| t <sub>ESBARC</sub>     |                | 1.67 |                | 1.91 |         | 1.99 | ns |
| t <sub>ESBSRC</sub>     |                | 2.30 |                | 2.66 |         | 2.93 | ns |
| t <sub>ESBAWC</sub>     |                | 3.09 |                | 3.58 |         | 3.99 | ns |
| t <sub>ESBSWC</sub>     |                | 3.01 |                | 3.65 |         | 4.05 | ns |
| t <sub>ESBWASU</sub>    | 0.54           |      | 0.63           |      | 0.65    |      | ns |
| t <sub>ESBWAH</sub>     | 0.36           |      | 0.43           |      | 0.42    |      | ns |
| t <sub>ESBWDSU</sub>    | 0.69           |      | 0.77           |      | 0.84    |      | ns |
| t <sub>ESBWDH</sub>     | 0.36           |      | 0.43           |      | 0.42    |      | ns |
| t <sub>ESBRASU</sub>    | 1.61           |      | 1.77           |      | 1.86    |      | ns |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.00           |      | 0.01    |      | ns |
| t <sub>ESBWESU</sub>    | 1.35           |      | 1.47           |      | 1.61    |      | ns |
| t <sub>ESBWEH</sub>     | 0.00           |      | 0.00           |      | 0.00    |      | ns |
| t <sub>ESBDATASU</sub>  | -0.18          |      | -0.30          |      | -0.27   |      | ns |
| t <sub>ESBDATAH</sub>   | 0.13           |      | 0.13           |      | 0.13    |      | ns |
| t <sub>ESBWADDRSU</sub> | -0.02          |      | -0.11          |      | -0.03   |      | ns |
| t <sub>ESBRADDRSU</sub> | 0.06           |      | -0.01          |      | -0.05   |      | ns |
| t <sub>ESBDATACO1</sub> |                | 1.16 |                | 1.40 |         | 1.54 | ns |
| t <sub>ESBDATACO2</sub> |                | 2.18 |                | 2.55 |         | 2.85 | ns |
| t <sub>ESBDD</sub>      |                | 2.73 |                | 3.17 |         | 3.58 | ns |
| t <sub>PD</sub>         |                | 1.57 |                | 1.83 |         | 2.07 | ns |
| t <sub>PTERMSU</sub>    | 0.92           |      | 0.99           |      | 1.18    |      | ns |
| t <sub>PTERMCO</sub>    |                | 1.18 |                | 1.43 |         | 1.17 | ns |

| Table 87. EP2      | 0K400E f <sub>MAX</sub> | Routing Delay                        | S   |         |         |      |    |
|--------------------|-------------------------|--------------------------------------|-----|---------|---------|------|----|
| Symbol             | -1 Spee                 | -1 Speed Grade -2 Speed Grade -3 Spe |     | -3 Spee | d Grade | Unit |    |
|                    | Min                     | Max                                  | Min | Max     | Min     | Max  |    |
| t <sub>F1-4</sub>  |                         | 0.25                                 |     | 0.25    |         | 0.26 | ns |
| t <sub>F5-20</sub> |                         | 1.01                                 |     | 1.12    |         | 1.25 | ns |
| t <sub>F20+</sub>  |                         | 3.71                                 |     | 3.92    |         | 4.17 | ns |

| Symbol             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | Unit |    |
|--------------------|----------------|-----|----------------|-----|---------|------|----|
|                    | Min            | Max | Min            | Max | Min     | Max  |    |
| t <sub>CH</sub>    | 1.36           |     | 2.22           |     | 2.35    |      | ns |
| t <sub>CL</sub>    | 1.36           |     | 2.26           |     | 2.35    |      | ns |
| t <sub>CLRP</sub>  | 0.18           |     | 0.18           |     | 0.19    |      | ns |
| t <sub>PREP</sub>  | 0.18           |     | 0.18           |     | 0.19    |      | ns |
| t <sub>ESBCH</sub> | 1.36           |     | 2.26           |     | 2.35    |      | ns |
| t <sub>ESBCL</sub> | 1.36           |     | 2.26           |     | 2.35    |      | ns |
| t <sub>ESBWP</sub> | 1.17           |     | 1.38           |     | 1.56    |      | ns |
| t <sub>ESBRP</sub> | 0.94           |     | 1.09           |     | 1.25    |      | ns |

| Table 89. EP20K400E External Timing Parameters |                |      |                |      |          |      |    |  |  |  |
|------------------------------------------------|----------------|------|----------------|------|----------|------|----|--|--|--|
| Symbol                                         | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed | Unit |    |  |  |  |
|                                                | Min            | Max  | Min            | Max  | Min      | Max  |    |  |  |  |
| t <sub>INSU</sub>                              | 2.51           |      | 2.64           |      | 2.77     |      | ns |  |  |  |
| t <sub>INH</sub>                               | 0.00           |      | 0.00           |      | 0.00     |      | ns |  |  |  |
| t <sub>OUTCO</sub>                             | 2.00           | 5.25 | 2.00           | 5.79 | 2.00     | 6.32 | ns |  |  |  |
| t <sub>INSUPLL</sub>                           | 3.221          |      | 3.38           |      | -        |      | ns |  |  |  |
| t <sub>INHPLL</sub>                            | 0.00           |      | 0.00           |      | -        |      | ns |  |  |  |
| toutcople                                      | 0.50           | 2.25 | 0.50           | 2.45 | -        | -    | ns |  |  |  |

| Symbol                    | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |
|---------------------------|----------------|------|---------|---------|---------|------|----|
|                           | Min            | Max  | Min     | Max     | Min     | Max  |    |
| t <sub>INSUBIDIR</sub>    | 2.93           |      | 3.23    |         | 3.44    |      | ns |
| t <sub>INHBIDIR</sub>     | 0.00           |      | 0.00    |         | 0.00    |      | ns |
| toutcobidir               | 2.00           | 5.25 | 2.00    | 5.79    | 2.00    | 6.32 | ns |
| t <sub>XZBIDIR</sub>      |                | 5.95 |         | 6.77    |         | 7.12 | ns |
| tzxbidir                  |                | 5.95 |         | 6.77    |         | 7.12 | ns |
| t <sub>INSUBIDIRPLL</sub> | 4.31           |      | 4.76    |         | -       |      | ns |
| tinhbidirpll              | 0.00           |      | 0.00    |         | -       |      | ns |
| toutcobidirpll            | 0.50           | 2.25 | 0.50    | 2.45    | -       | -    | ns |
| txzbidirpll               |                | 2.94 |         | 3.43    |         | -    | ns |
| tzxbidirpll               |                | 2.94 |         | 3.43    |         | -    | ns |

Tables 91 through 96 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices.

| Table 91. EP20K600E f <sub>MAX</sub> LE Timing Microparameters |         |         |                |      |                |      |      |  |  |  |
|----------------------------------------------------------------|---------|---------|----------------|------|----------------|------|------|--|--|--|
| Symbol                                                         | -1 Spee | d Grade | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |  |
|                                                                | Min     | Max     | Min            | Max  | Min            | Max  |      |  |  |  |
| t <sub>SU</sub>                                                | 0.16    |         | 0.16           |      | 0.17           |      | ns   |  |  |  |
| t <sub>H</sub>                                                 | 0.29    |         | 0.33           |      | 0.37           |      | ns   |  |  |  |
| t <sub>CO</sub>                                                |         | 0.65    |                | 0.38 |                | 0.49 | ns   |  |  |  |
| t <sub>LUT</sub>                                               |         | 0.70    |                | 1.00 |                | 1.30 | ns   |  |  |  |