Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 416 | | Number of Logic Elements/Cells | 4160 | | Total RAM Bits | 53248 | | Number of I/O | 92 | | Number of Gates | 263000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k100eti144-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 5. APEX 20K FineLine BGA Package Options & I/O Count Notes (1), (2) | | | | | | |---------------------------------------------------------------------------|---------|---------|---------|----------------|-----------| | Device | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin | | EP20K30E | 93 | 128 | | | | | EP20K60E | 93 | 196 | | | | | EP20K100 | | 252 | | | | | EP20K100E | 93 | 246 | | | | | EP20K160E | | | 316 | | | | EP20K200 | | | 382 | | | | EP20K200E | | | 376 | 376 | | | EP20K300E | | | | 408 | | | EP20K400 | | | | 502 <i>(3)</i> | | | EP20K400E | | | | 488 (3) | | | EP20K600E | | | | 508 (3) | 588 | | EP20K1000E | | | | 508 (3) | 708 | | EP20K1500E | | | | | 808 | #### Notes to Tables 4 and 5: - (1) I/O counts include dedicated input and clock pins. - (2) APEX 20K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), 1.27-mm pitch ball-grid array (BGA), 1.00-mm pitch FineLine BGA, and pin-grid array (PGA) packages. - (3) This device uses a thermally enhanced package, which is taller than the regular package. Consult the *Altera Device Package Information Data Sheet* for detailed package size information. | Table 6. APEX 20K QFP, BGA & PGA Package Sizes | | | | | | | |--------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------------|-------------|-------------| | Feature | 144-Pin TQFP | 208-Pin QFP | 240-Pin QFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA | | Pitch (mm) | 0.50 | 0.50 | 0.50 | 1.27 | 1.27 | _ | | Area (mm <sup>2</sup> ) | 484 | 924 | 1,218 | 1,225 | 2,025 | 3,906 | | $\begin{array}{c} \text{Length} \times \text{Width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22 | 30.4 × 30.4 | 34.9 × 34.9 | 35 × 35 | 45 × 45 | 62.5 × 62.5 | | Table 7. APEX 20K FineLine BGA Package Sizes | | | | | | |----------------------------------------------|---------|---------|---------|---------|-----------| | Feature | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin | | Pitch (mm) | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | | Area (mm <sup>2</sup> ) | 169 | 361 | 529 | 729 | 1,089 | | $Length \times Width (mm \times mm)$ | 13 × 13 | 19×19 | 23 × 23 | 27 × 27 | 33 × 33 | | Feature | APEX 20K Devices | APEX 20KE Devices | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MultiCore system integration | Full support | Full support | | SignalTap logic analysis | Full support | Full support | | 32/64-Bit, 33-MHz PCI | Full compliance in -1, -2 speed grades | Full compliance in -1, -2 speed grades | | 32/64-Bit, 66-MHz PCI | - | Full compliance in -1 speed grade | | MultiVolt I/O | 2.5-V or 3.3-V V <sub>CCIO</sub><br>V <sub>CCIO</sub> selected for device<br>Certain devices are 5.0-V tolerant | 1.8-V, 2.5-V, or 3.3-V V <sub>CCIO</sub> V <sub>CCIO</sub> selected block-by-block 5.0-V tolerant with use of external resistor | | ClockLock support | Clock delay reduction<br>2× and 4× clock multiplication | Clock delay reduction $m/(n \times v)$ or $m/(n \times k)$ clock multiplication Drive ClockLock output off-chip External clock feedback ClockShift LVDS support Up to four PLLs ClockShift, clock phase adjustment | | Dedicated clock and input pins | Six | Eight | | I/O standard support | 2.5-V, 3.3-V, 5.0-V I/O 3.3-V PCI Low-voltage complementary metal-oxide semiconductor (LVCMOS) Low-voltage transistor-to-transistor logic (LVTTL) | 1.8-V, 2.5-V, 3.3-V, 5.0-V I/O 2.5-V I/O 3.3-V PCI and PCI-X 3.3-V Advanced Graphics Port (AGP) Center tap terminated (CTT) GTL+ LVCMOS LVTTL True-LVDS and LVPECL data pins (in EP20K300E and larger devices) LVDS and LVPECL signaling (in all BGA and FineLine BGA devices) LVDS and LVPECL data pins up to 156 Mbps (in -1 speed grade devices) HSTL Class I PCI-X SSTL-2 Class I and II SSTL-3 Class I and II | | Memory support | Dual-port RAM<br>FIFO<br>RAM<br>ROM | CAM Dual-port RAM FIFO RAM ROM | #### Logic Element The LE, the smallest unit of logic in the APEX 20K architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack Interconnect routing structures. See Figure 5. Figure 5. APEX 20K Logic Element Each LE's programmable register can be configured for D, T, JK, or SR operation. The register's clock and clear control signals can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the register is bypassed and the output of the LUT drives the outputs of the LE. Each LE has two outputs that drive the local, MegaLAB, or FastTrack Interconnect routing structure. Each output can be driven independently by the LUT's or register's output. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, improves device utilization because the register and the LUT can be used for unrelated functions. The LE can also drive out registered and unregistered versions of the LUT output. The APEX 20K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. A carry chain supports high-speed arithmetic functions such as counters and adders, while a cascade chain implements wide-input functions such as equality comparators with minimum delay. Carry and cascade chains connect LEs 1 through 10 in an LAB and all LABs in the same MegaLAB structure. #### Carry Chain The carry chain provides a very fast carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the APEX 20K architecture to implement high-speed counters, adders, and comparators of arbitrary width. Carry chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as library of parameterized modules (LPM) and DesignWare functions automatically take advantage of carry chains for the appropriate functions. The Quartus II software Compiler creates carry chains longer than ten LEs by linking LABs together automatically. For enhanced fitting, a long carry chain skips alternate LABs in a MegaLAB<sup>TM</sup> structure. A carry chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 6 shows how an n-bit full adder can be implemented in n+1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for accumulator functions. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carryin signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is driven onto the local, MegaLAB, or FastTrack Interconnect routing structures. Figure 8. APEX 20K LE Operating Modes #### Notes to Figure 8: - (1) LEs in normal mode support register packing. - (2) There are two LAB-wide clock enables per LAB. - (3) When using the carry-in in normal mode, the packed register feature is unavailable. - (4) A register feedback multiplexer is available on LE1 of each LAB. - (5) The DATA1 and DATA2 input signals can supply counter enable, up or down control, or register feedback signals for LEs other than the second LE in an LAB. - (6) The LAB-wide synchronous clear and LAB wide synchronous load affect all registers in an LAB. Figure 11 shows the intersection of a row and column interconnect, and how these forms of interconnects and LEs drive each other. Row Interconnect MegaLAB Interconnect Column Interconnect Interconnect Figure 11. Driving the FastTrack Interconnect APEX 20KE devices include an enhanced interconnect structure for faster routing of input signals with high fan-out. Column I/O pins can drive the FastRow interconnect, which routes signals directly into the local interconnect without having to drive through the MegaLAB interconnect. FastRow lines traverse two MegaLAB structures. Also, these pins can drive the local interconnect directly for fast setup times. On EP20K300E and larger devices, the FastRow interconnect drives the two MegaLABs in the top left corner, the two MegaLABs in the top right corner, the two MegaLABS in the bottom left corner, and the two MegaLABs in the bottom right corner. On EP20K200E and smaller devices, FastRow interconnect drives the two MegaLABs on the top and the two MegaLABs on the bottom of the device. On all devices, the FastRow interconnect drives all local interconnect in the appropriate MegaLABs except the local interconnect on the side of the MegaLAB opposite the ESB. Pins using the FastRow interconnect achieve a faster set-up time, as the signal does not need to use a MegaLAB interconnect line to reach the destination LE. Figure 12 shows the FastRow interconnect. From Previous Macrocell Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch 32 Signals from To Next Figure 16. APEX 20K Parallel Expanders ## Embedded System Block Local Interconnect The ESB can implement various types of memory blocks, including dual-port RAM, ROM, FIFO, and CAM blocks. The ESB includes input and output registers; the input registers synchronize writes, and the output registers can pipeline designs to improve system performance. The ESB offers a dual-port mode, which supports simultaneous reads and writes at two different clock frequencies. Figure 17 shows the ESB block diagram. Macrocell Figure 23. APEX 20KE CAM Block Diagram CAM can be used in any application requiring high-speed searches, such as networking, communications, data compression, and cache management. The APEX 20KE on-chip CAM provides faster system performance than traditional discrete CAM. Integrating CAM and logic into the APEX 20KE device eliminates off-chip and on-chip delays, improving system performance. When in CAM mode, the ESB implements 32-word, 32-bit CAM. Wider or deeper CAM can be implemented by combining multiple CAMs with some ancillary logic implemented in LEs. The Quartus II software combines ESBs and LEs automatically to create larger CAMs. CAM supports writing "don't care" bits into words of the memory. The "don't-care" bit can be used as a mask for CAM comparisons; any bit set to "don't-care" has no effect on matches. The output of the CAM can be encoded or unencoded. When encoded, the ESB outputs an encoded address of the data's location. For instance, if the data is located in address 12, the ESB output is 12. When unencoded, the ESB uses its 16 outputs to show the location of the data over two clock cycles. In this case, if the data is located in address 12, the 12th output line goes high. When using unencoded outputs, two clock cycles are required to read the output because a 16-bit output bus is used to show the status of 32 words. The encoded output is better suited for designs that ensure duplicate data is not written into the CAM. If duplicate data is written into two locations, the CAM's output will be incorrect. If the CAM may contain duplicate data, the unencoded output is a better solution; CAM with unencoded outputs can distinguish multiple data locations. CAM can be pre-loaded with data during configuration, or it can be written during system operation. In most cases, two clock cycles are required to write each word into CAM. When "don't-care" bits are used, a third clock cycle is required. For more information on APEX 20KE devices and CAM, see *Application Note 119 (Implementing High-Speed Search Applications with APEX CAM).* #### **Driving Signals to the ESB** ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic. Figure 24. ESB Control Signal Generation Note to Figure 24: (1) APEX 20KE devices have four dedicated clocks. An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack Interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device. APEX 20KE devices include an enhanced IOE, which drives the FastRow interconnect. The FastRow interconnect connects a column I/O pin directly to the LAB local interconnect within two MegaLAB structures. This feature provides fast setup times for pins that drive high fan-outs with complex logic, such as PCI designs. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The APEX 20KE IOE also includes direct support for open-drain operation, giving faster clock-to-output for open-drain signals. Some programmable delays in the APEX 20KE IOE offer multiple levels of delay to fine-tune setup and hold time requirements. The Quartus II software compiler can set these delays automatically to minimize setup time while providing a zero hold time. Table 11 describes the APEX 20KE programmable delays and their logic options in the Quartus II software. | Table 11. APEX 20KE Programmable Delay Chains | | | | |-----------------------------------------------|-----------------------------------------|--|--| | Programmable Delays | Quartus II Logic Option | | | | Input Pin to Core Delay | Decrease input delay to internal cells | | | | Input Pin to Input Register Delay | Decrease input delay to input registers | | | | Core to Output Register Delay | Decrease input delay to output register | | | | Output Register t <sub>CO</sub> Delay | Increase delay to output pin | | | | Clock Enable Delay | Increase clock enable delay | | | The register in the APEX 20KE IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, an asynchronous preset can control the register. Figure 26 shows how fast bidirectional I/O pins are implemented in APEX 20KE devices. This feature is useful for cases where the APEX 20KE device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up. For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used. | Table 14. Multiplication Factor Combinations | | | |----------------------------------------------|---------|--| | Clock 1 | Clock 2 | | | ×1 | ×1 | | | ×1,×2 | ×2 | | | ×1, ×2, ×4 | ×4 | | #### **APEX 20KE ClockLock Feature** APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs. The following sections describe some of the features offered by the APEX 20KE PLLs. #### External PLL Feedback The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM. #### Clock Multiplication The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by $m/(n \times k)$ or $m/(n \times v)$ , where m and k range from 2 to 160, and n and v range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements. | Symbol | Parameter | I/O Standard | -1X Speed Grade | | -2X Speed Grade | | Units | |-------------------------|-----------------------------------------------|--------------|-----------------|-----|-----------------|-----|-------| | | | - | Min | Max | Min | Max | | | f <sub>VCO</sub> (4) | Voltage controlled oscillator operating range | | 200 | 500 | 200 | 500 | MHz | | f <sub>CLOCK0</sub> | Clock0 PLL output frequency for internal use | | 1.5 | 335 | 1.5 | 200 | MHz | | f <sub>CLOCK1</sub> | Clock1 PLL output frequency for internal use | | 20 | 335 | 20 | 200 | MHz | | f <sub>CLOCK0_EXT</sub> | Output clock frequency for | 3.3-V LVTTL | 1.5 | 245 | 1.5 | 226 | MHz | | | external clock0 output | 2.5-V LVTTL | 1.5 | 234 | 1.5 | 221 | MHz | | | | 1.8-V LVTTL | 1.5 | 223 | 1.5 | 216 | MHz | | | | GTL+ | 1.5 | 205 | 1.5 | 193 | MHz | | | | SSTL-2 Class | 1.5 | 158 | 1.5 | 157 | MHz | | | | SSTL-2 Class | 1.5 | 142 | 1.5 | 142 | MHz | | | | SSTL-3 Class | 1.5 | 166 | 1.5 | 162 | MHz | | | | SSTL-3 Class | 1.5 | 149 | 1.5 | 146 | MHz | | | | LVDS | 1.5 | 420 | 1.5 | 350 | MHz | | f <sub>CLOCK1_EXT</sub> | Output clock frequency for | 3.3-V LVTTL | 20 | 245 | 20 | 226 | MHz | | | external clock1 output | 2.5-V LVTTL | 20 | 234 | 20 | 221 | MHz | | | | 1.8-V LVTTL | 20 | 223 | 20 | 216 | MHz | | | | GTL+ | 20 | 205 | 20 | 193 | MHz | | | | SSTL-2 Class | 20 | 158 | 20 | 157 | MHz | | | | SSTL-2 Class | 20 | 142 | 20 | 142 | MHz | | | | SSTL-3 Class | 20 | 166 | 20 | 162 | MHz | | | | SSTL-3 Class | 20 | 149 | 20 | 146 | MHz | | | | LVDS | 20 | 420 | 20 | 350 | MHz | The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices. | Table 20. APEX 20K Boundary-Scan Register Length | | | | |--------------------------------------------------|-------------------------------|--|--| | Device | Boundary-Scan Register Length | | | | EP20K30E | 420 | | | | EP20K60E | 624 | | | | EP20K100 | 786 | | | | EP20K100E | 774 | | | | EP20K160E | 984 | | | | EP20K200 | 1,176 | | | | EP20K200E | 1,164 | | | | EP20K300E | 1,266 | | | | EP20K400 | 1,536 | | | | EP20K400E | 1,506 | | | | EP20K600E | 1,806 | | | | EP20K1000E | 2,190 | | | | EP20K1500E | 1 (1) | | | #### Note to Table 20: (1) This device does not support JTAG boundary scan testing. Figure 32. APEX 20K AC Test Conditions Note (1) #### Note to Figure 32: (1) Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. # Operating Conditions Tables 23 through 26 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V APEX 20K devices. | Table 2 | Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings Notes (1), (2) | | | | | | |--------------------|----------------------------------------------------------------------------------------|------------------------------------------------|------|------|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | V <sub>CCINT</sub> | Supply voltage | With respect to ground (3) | -0.5 | 3.6 | V | | | V <sub>CCIO</sub> | | | -0.5 | 4.6 | V | | | V <sub>I</sub> | DC input voltage | | -2.0 | 5.75 | V | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | | TJ | Junction temperature | PQFP, RQFP, TQFP, and BGA packages, under bias | | 135 | ° C | | | | | Ceramic PGA packages, under bias | | 150 | °C | | Note to Tables 32 and 33: (1) These timing parameters are sample-tested only. Tables 34 through 37 show APEX 20KE LE, ESB, routing, and functional timing microparameters for the $f_{MAX}$ timing model. | Table 34. APEX 20KE LE Timing Microparameters | | | | |-----------------------------------------------|-------------------------------------|--|--| | Symbol | Parameter | | | | t <sub>SU</sub> | LE register setup time before clock | | | | t <sub>H</sub> | LE register hold time after clock | | | | t <sub>CO</sub> | LE register clock-to-output delay | | | | t <sub>LUT</sub> | LUT delay for data-in to data-out | | | | Table 35. APE. | X 20KE ESB Timing Microparameters | |-------------------------|----------------------------------------------------------------------| | Symbol | Parameter | | t <sub>ESBARC</sub> | ESB Asynchronous read cycle time | | t <sub>ESBSRC</sub> | ESB Synchronous read cycle time | | t <sub>ESBAWC</sub> | ESB Asynchronous write cycle time | | t <sub>ESBSWC</sub> | ESB Synchronous write cycle time | | t <sub>ESBWASU</sub> | ESB write address setup time with respect to WE | | t <sub>ESBWAH</sub> | ESB write address hold time with respect to WE | | t <sub>ESBWDSU</sub> | ESB data setup time with respect to WE | | t <sub>ESBWDH</sub> | ESB data hold time with respect to WE | | t <sub>ESBRASU</sub> | ESB read address setup time with respect to RE | | t <sub>ESBRAH</sub> | ESB read address hold time with respect to RE | | t <sub>ESBWESU</sub> | ESB WE setup time before clock when using input register | | t <sub>ESBWEH</sub> | ESB WE hold time after clock when using input register | | t <sub>ESBDATASU</sub> | ESB data setup time before clock when using input register | | t <sub>ESBDATAH</sub> | ESB data hold time after clock when using input register | | t <sub>ESBWADDRSU</sub> | ESB write address setup time before clock when using input registers | | t <sub>ESBRADDRSU</sub> | ESB read address setup time before clock when using input registers | | t <sub>ESBDATACO1</sub> | ESB clock-to-output delay when using output registers | | t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers | | t <sub>ESBDD</sub> | ESB data-in to data-out delay for RAM mode | | t <sub>PD</sub> | ESB Macrocell input to non-registered output | | t <sub>PTERMSU</sub> | ESB Macrocell register setup time before clock | | t <sub>PTERMCO</sub> | ESB Macrocell register clock-to-output delay | Tables 67 through 72 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K160E APEX 20KE devices. | Table 67. EP20K160E f <sub>MAX</sub> LE Timing Microparameters | | | | | | | | | | | |----------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--| | Symbol | _ | 1 | | -2 | - | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>SU</sub> | 0.22 | | 0.24 | | 0.26 | | ns | | | | | t <sub>H</sub> | 0.22 | | 0.24 | | 0.26 | | ns | | | | | t <sub>CO</sub> | | 0.25 | | 0.31 | | 0.35 | ns | | | | | t <sub>LUT</sub> | | 0.69 | | 0.88 | | 1.12 | ns | | | | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |-------------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | 7 | | t <sub>ESBARC</sub> | | 1.67 | | 1.91 | | 1.99 | ns | | t <sub>ESBSRC</sub> | | 2.30 | | 2.66 | | 2.93 | ns | | t <sub>ESBAWC</sub> | | 3.09 | | 3.58 | | 3.99 | ns | | t <sub>ESBSWC</sub> | | 3.01 | | 3.65 | | 4.05 | ns | | t <sub>ESBWASU</sub> | 0.54 | | 0.63 | | 0.65 | | ns | | t <sub>ESBWAH</sub> | 0.36 | | 0.43 | | 0.42 | | ns | | t <sub>ESBWDSU</sub> | 0.69 | | 0.77 | | 0.84 | | ns | | t <sub>ESBWDH</sub> | 0.36 | | 0.43 | | 0.42 | | ns | | t <sub>ESBRASU</sub> | 1.61 | | 1.77 | | 1.86 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.01 | | ns | | t <sub>ESBWESU</sub> | 1.35 | | 1.47 | | 1.61 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.18 | | -0.30 | | -0.27 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | -0.02 | | -0.11 | | -0.03 | | ns | | t <sub>ESBRADDRSU</sub> | 0.06 | | -0.01 | | -0.05 | | ns | | t <sub>ESBDATACO1</sub> | | 1.16 | | 1.40 | | 1.54 | ns | | t <sub>ESBDATACO2</sub> | | 2.18 | | 2.55 | | 2.85 | ns | | t <sub>ESBDD</sub> | | 2.73 | | 3.17 | | 3.58 | ns | | t <sub>PD</sub> | | 1.57 | | 1.83 | | 2.07 | ns | | t <sub>PTERMSU</sub> | 0.92 | | 0.99 | | 1.18 | | ns | | t <sub>PTERMCO</sub> | | 1.18 | | 1.43 | | 1.17 | ns | | Symbol | -1 Speed | d Grade | -2 Spee | d Grade | -3 Speed Grade | | Unit | |--------------------|----------|---------|---------|---------|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>CL</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>CLRP</sub> | 0.18 | | 0.26 | | 0.34 | | ns | | t <sub>PREP</sub> | 0.18 | | 0.26 | | 0.34 | | ns | | t <sub>ESBCH</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>ESBCL</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>ESBWP</sub> | 1.17 | | 1.68 | | 2.18 | | ns | | t <sub>ESBRP</sub> | 0.95 | | 1.35 | | 1.76 | | ns | | Symbol | -1 Speed Grade | | -2 Spee | ed Grade -3 Sp | | d Grade | Unit | |----------------------|----------------|------|---------|----------------|------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.74 | | 2.74 | | 2.87 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 5.51 | 2.00 | 6.06 | 2.00 | 6.61 | ns | | t <sub>INSUPLL</sub> | 1.86 | | 1.96 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcople | 0.50 | 2.62 | 0.50 | 2.91 | - | - | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 0.64 | | 0.98 | | 1.08 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 5.51 | 2.00 | 6.06 | 2.00 | 6.61 | ns | | t <sub>XZBIDIR</sub> | | 6.10 | | 6.74 | | 7.10 | ns | | t <sub>ZXBIDIR</sub> | | 6.10 | | 6.74 | | 7.10 | ns | | t <sub>INSUBIDIRPLL</sub> | 2.26 | | 2.68 | | = | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | = | | ns | | toutcobidirpll | 0.50 | 2.62 | 0.50 | 2.91 | = | - | ns | | <sup>t</sup> XZBIDIRPLL | | 3.21 | | 3.59 | | - | ns | | tzxbidirpll | | 3.21 | | 3.59 | | - | ns | Tables 97 through 102 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices. | Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters | | | | | | | | | | |-----------------------------------------------------------------|---------|---------|---------|----------|---------|------|----|--|--| | Symbol | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | Unit | | | | | | Min | Max | Min | Max | Min | Max | 7 | | | | t <sub>SU</sub> | 0.25 | | 0.25 | | 0.25 | | ns | | | | t <sub>H</sub> | 0.25 | | 0.25 | | 0.25 | | ns | | | | t <sub>CO</sub> | | 0.28 | | 0.32 | | 0.33 | ns | | | | t <sub>LUT</sub> | | 0.80 | | 0.95 | | 1.13 | ns | | | ### Revision History The information contained in the *APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 supersedes information published in previous versions. #### Version 5.1 APEX 20K Programmable Logic Device Family Data Sheet version 5.1 contains the following changes: - In version 5.0, the VI input voltage spec was updated in Table 28 on page 63. - In version 5.0, *Note* (5) to Tables 27 through 30 was revised. - Added Note (2) to Figure 21 on page 33. #### Version 5.0 APEX 20K Programmable Logic Device Family Data Sheet version 5.0 contains the following changes: - Updated Tables 23 through 26. Removed 2.5-V operating condition tables because all APEX 20K devices are now 5.0-V tolerant. - Updated conditions in Tables 33, 38 and 39. - Updated data for t<sub>ESBDATAH</sub> parameter. #### Version 4.3 APEX 20K Programmable Logic Device Family Data Sheet version 4.3 contains the following changes: - Updated Figure 20. - Updated *Note* (2) to Table 13. - Updated notes to Tables 27 through 30. #### Version 4.2 APEX 20K Programmable Logic Device Family Data Sheet version 4.2 contains the following changes: - Updated Figure 29. - Updated *Note* (1) to Figure 29.