



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 416                                                        |
| Number of Logic Elements/Cells | 4160                                                       |
| Total RAM Bits                 | 53248                                                      |
| Number of I/O                  | 252                                                        |
| Number of Gates                | 263000                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 324-BGA                                                    |
| Supplier Device Package        | 324-FBGA (19x19)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k100fc324-1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



Altera Corporation 9

# Logic Element

The LE, the smallest unit of logic in the APEX 20K architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack Interconnect routing structures. See Figure 5.

Figure 5. APEX 20K Logic Element



Each LE's programmable register can be configured for D, T, JK, or SR operation. The register's clock and clear control signals can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the register is bypassed and the output of the LUT drives the outputs of the LE.

#### Cascade Chain

With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.

Figure 7. APEX 20K Cascade Chain



#### Normal Mode

The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Quartus II software Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. LEs in normal mode support packed registers.

#### Arithmetic Mode

The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 8, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

The Quartus II software implements parameterized functions that use the arithmetic mode automatically where appropriate; the designer does not need to specify how the carry chain will be used.

#### Counter Mode

The counter mode offers clock enable, counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in an LAB use the counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. The Quartus II software automatically places any registers that are not used by the counter into other LABs.

Figure 11 shows the intersection of a row and column interconnect, and how these forms of interconnects and LEs drive each other.

Row Interconnect

MegaLAB Interconnect

Column Interconnect

Interconnect

Figure 11. Driving the FastTrack Interconnect

APEX 20KE devices include an enhanced interconnect structure for faster routing of input signals with high fan-out. Column I/O pins can drive the FastRow interconnect, which routes signals directly into the local interconnect without having to drive through the MegaLAB interconnect. FastRow lines traverse two MegaLAB structures. Also, these pins can drive the local interconnect directly for fast setup times. On EP20K300E and larger devices, the FastRow interconnect drives the two MegaLABs in the top left corner, the two MegaLABs in the top right corner, the two MegaLABS in the bottom left corner, and the two MegaLABs in the bottom right corner. On EP20K200E and smaller devices, FastRow interconnect drives the two MegaLABs on the top and the two MegaLABs on the bottom of the device. On all devices, the FastRow interconnect drives all local interconnect in the appropriate MegaLABs except the local interconnect on the side of the MegaLAB opposite the ESB. Pins using the FastRow interconnect achieve a faster set-up time, as the signal does not need to use a MegaLAB interconnect line to reach the destination LE. Figure 12 shows the FastRow interconnect.

Figure 13. Product-Term Logic in ESB



Note to Figure 13:

(1) APEX 20KE devices have four dedicated clocks.

### Macrocells

APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register.

Combinatorial logic is implemented in the product terms. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell.

Figure 26. APEX 20KE Bidirectional I/O Registers Notes (1), (2)

Row, Column, FastRow, 4 Dedicated or Local Interconnect Clock Inputs



Notes to Figure 26:

- (1) This programmable delay has four settings: off and three levels of delay.
- (2) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin.

## Advanced I/O Standard Support

APEX 20KE IOEs support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, 3.3-V PCI, PCI-X, 3.3-V AGP, LVDS, LVPECL, GTL+, CTT, HSTL Class I, SSTL-3 Class I and II, and SSTL-2 Class I and II.



For more information on I/O standards supported by APEX 20KE devices, see *Application Note 117 (Using Selectable I/O Standards in Altera Devices)*.

The APEX 20KE device contains eight I/O banks. In QFP packages, the banks are linked to form four I/O banks. The I/O banks directly support all standards except LVDS and LVPECL. All I/O banks can support LVDS and LVPECL with the addition of external resistors. In addition, one block within a bank contains circuitry to support high-speed True-LVDS and LVPECL inputs, and another block within a particular bank supports high-speed True-LVDS and LVPECL outputs. The LVDS blocks support all of the I/O standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Each bank can also use a separate V<sub>REF</sub> level so that each bank can support any of the terminated standards (such as SSTL-3) independently. Within a bank, any one of the terminated standards can be supported. EP20K300E and larger APEX 20KE devices support the LVDS interface for data pins (smaller devices support LVDS clock pins, but not data pins). All EP20K300E and larger devices support the LVDS interface for data pins up to 155 Mbit per channel; EP20K400E devices and larger with an X-suffix on the ordering code add a serializer/deserializer circuit and PLL for higher-speed support.

Each bank can support multiple standards with the same VCCIO for output pins. Each bank can support one voltage-referenced I/O standard, but it can support multiple I/O standards with the same VCCIO voltage level. For example, when VCCIO is 3.3 V, a bank can support LVTTL, LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs.

When the LVDS banks are not used as LVDS I/O banks, they support all of the other I/O standards. Figure 29 shows the arrangement of the APEX 20KE I/O banks.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration.

| Table 19. APEX 20K JT      | AG Instructions                                                                                                                                                                                                                      |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction           | Description                                                                                                                                                                                                                          |
| SAMPLE/PRELOAD             | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |
| EXTEST                     | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                               |
| BYPASS (1)                 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |
| USERCODE                   | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                                            |
| IDCODE                     | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |
| ICR Instructions           | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>TM</sup> or ByteBlasterMV <sup>TM</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.               |
| SignalTap Instructions (1) | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |

#### Note to Table 19:

(1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.

| Device     |                     | IDCODE (32 Bi         | <b>ts)</b> (1)                     |           |
|------------|---------------------|-----------------------|------------------------------------|-----------|
|            | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer<br>Identity (11 Bits) | 1 (1 Bit) |
| EP20K30E   | 0000                | 1000 0000 0011 0000   | 000 0110 1110                      | 1         |
| EP20K60E   | 0000                | 1000 0000 0110 0000   | 000 0110 1110                      | 1         |
| EP20K100   | 0000                | 0000 0100 0001 0110   | 000 0110 1110                      | 1         |
| EP20K100E  | 0000                | 1000 0001 0000 0000   | 000 0110 1110                      | 1         |
| EP20K160E  | 0000                | 1000 0001 0110 0000   | 000 0110 1110                      | 1         |
| EP20K200   | 0000                | 0000 1000 0011 0010   | 000 0110 1110                      | 1         |
| EP20K200E  | 0000                | 1000 0010 0000 0000   | 000 0110 1110                      | 1         |
| EP20K300E  | 0000                | 1000 0011 0000 0000   | 000 0110 1110                      | 1         |
| EP20K400   | 0000                | 0001 0110 0110 0100   | 000 0110 1110                      | 1         |
| EP20K400E  | 0000                | 1000 0100 0000 0000   | 000 0110 1110                      | 1         |
| EP20K600E  | 0000                | 1000 0110 0000 0000   | 000 0110 1110                      | 1         |
| EP20K1000E | 0000                | 1001 0000 0000 0000   | 000 0110 1110                      | 1         |

#### Notes to Table 21:

- (1) The most significant bit (MSB) is on the left.
- (2) The IDCODE's least significant bit (LSB) is always 1.

Figure 31 shows the timing requirements for the JTAG signals.



| Symbol                  | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |    |
|-------------------------|---------|---------|---------|----------------|-----|----------------|----|
|                         | Min     | Max     | Min     | Max            | Min | Max            | -  |
| t <sub>SU</sub>         | 0.5     |         | 0.6     |                | 0.8 |                | ns |
| t <sub>H</sub>          | 0.7     |         | 0.8     |                | 1.0 |                | ns |
| t <sub>CO</sub>         |         | 0.3     |         | 0.4            |     | 0.5            | ns |
| t <sub>LUT</sub>        |         | 0.8     |         | 1.0            |     | 1.3            | ns |
| t <sub>ESBRC</sub>      |         | 1.7     |         | 2.1            |     | 2.4            | ns |
| t <sub>ESBWC</sub>      |         | 5.7     |         | 6.9            |     | 8.1            | ns |
| t <sub>ESBWESU</sub>    | 3.3     |         | 3.9     |                | 4.6 |                | ns |
| t <sub>ESBDATASU</sub>  | 2.2     |         | 2.7     |                | 3.1 |                | ns |
| t <sub>ESBDATAH</sub>   | 0.6     |         | 0.8     |                | 0.9 |                | ns |
| t <sub>ESBADDRSU</sub>  | 2.4     |         | 2.9     |                | 3.3 |                | ns |
| t <sub>ESBDATACO1</sub> |         | 1.3     |         | 1.6            |     | 1.8            | ns |
| t <sub>ESBDATACO2</sub> |         | 2.6     |         | 3.1            |     | 3.6            | ns |
| t <sub>ESBDD</sub>      |         | 2.5     |         | 3.3            |     | 3.6            | ns |
| t <sub>PD</sub>         |         | 2.5     |         | 3.0            |     | 3.6            | ns |
| t <sub>PTERMSU</sub>    | 2.3     |         | 2.7     |                | 3.2 |                | ns |
| t <sub>PTERMCO</sub>    |         | 1.5     |         | 1.8            |     | 2.1            | ns |
| t <sub>F1-4</sub>       |         | 0.5     |         | 0.6            |     | 0.7            | ns |
| t <sub>F5-20</sub>      |         | 1.6     |         | 1.7            |     | 1.8            | ns |
| t <sub>F20+</sub>       |         | 2.2     |         | 2.2            |     | 2.3            | ns |
| t <sub>CH</sub>         | 2.0     |         | 2.5     |                | 3.0 |                | ns |
| $t_{CL}$                | 2.0     |         | 2.5     |                | 3.0 |                | ns |
| t <sub>CLRP</sub>       | 0.3     |         | 0.4     |                | 0.4 |                | ns |
| t <sub>PREP</sub>       | 0.4     |         | 0.5     |                | 0.5 |                | ns |
| t <sub>ESBCH</sub>      | 2.0     |         | 2.5     |                | 3.0 |                | ns |
| t <sub>ESBCL</sub>      | 2.0     |         | 2.5     |                | 3.0 |                | ns |
| t <sub>ESBWP</sub>      | 1.6     |         | 1.9     |                | 2.2 |                | ns |
| t <sub>ESBRP</sub>      | 1.0     |         | 1.3     | _              | 1.4 |                | ns |

| Symbol                  | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | d Grade | Units |  |
|-------------------------|---------|---------|---------|----------------|-----|---------|-------|--|
|                         | Min     | Max     | Min     | Max            | Min | Max     |       |  |
| t <sub>SU</sub>         | 0.1     |         | 0.3     |                | 0.6 |         | ns    |  |
| t <sub>H</sub>          | 0.5     |         | 0.8     |                | 0.9 |         | ns    |  |
| t <sub>CO</sub>         |         | 0.1     |         | 0.4            |     | 0.6     | ns    |  |
| t <sub>LUT</sub>        |         | 1.0     |         | 1.2            |     | 1.4     | ns    |  |
| t <sub>ESBRC</sub>      |         | 1.7     |         | 2.1            |     | 2.4     | ns    |  |
| t <sub>ESBWC</sub>      |         | 5.7     |         | 6.9            |     | 8.1     | ns    |  |
| t <sub>ESBWESU</sub>    | 3.3     |         | 3.9     |                | 4.6 |         | ns    |  |
| t <sub>ESBDATASU</sub>  | 2.2     |         | 2.7     |                | 3.1 |         | ns    |  |
| t <sub>ESBDATAH</sub>   | 0.6     |         | 0.8     |                | 0.9 |         | ns    |  |
| t <sub>ESBADDRSU</sub>  | 2.4     |         | 2.9     |                | 3.3 |         | ns    |  |
| t <sub>ESBDATACO1</sub> |         | 1.3     |         | 1.6            |     | 1.8     | ns    |  |
| t <sub>ESBDATACO2</sub> |         | 2.5     |         | 3.1            |     | 3.6     | ns    |  |
| t <sub>ESBDD</sub>      |         | 2.5     |         | 3.3            |     | 3.6     | ns    |  |
| t <sub>PD</sub>         |         | 2.5     |         | 3.1            |     | 3.6     | ns    |  |
| t <sub>PTERMSU</sub>    | 1.7     |         | 2.1     |                | 2.4 |         | ns    |  |
| t <sub>PTERMCO</sub>    |         | 1.0     |         | 1.2            |     | 1.4     | ns    |  |
| t <sub>F1-4</sub>       |         | 0.4     |         | 0.5            |     | 0.6     | ns    |  |
| t <sub>F5-20</sub>      |         | 2.6     |         | 2.8            |     | 2.9     | ns    |  |
| t <sub>F20+</sub>       |         | 3.7     |         | 3.8            |     | 3.9     | ns    |  |
| t <sub>CH</sub>         | 2.0     |         | 2.5     |                | 3.0 |         | ns    |  |
| t <sub>CL</sub>         | 2.0     |         | 2.5     |                | 3.0 |         | ns    |  |
| t <sub>CLRP</sub>       | 0.5     |         | 0.6     |                | 0.8 |         | ns    |  |
| t <sub>PREP</sub>       | 0.5     |         | 0.5     |                | 0.5 |         | ns    |  |
| t <sub>ESBCH</sub>      | 2.0     |         | 2.5     |                | 3.0 |         | ns    |  |
| t <sub>ESBCL</sub>      | 2.0     |         | 2.5     |                | 3.0 |         | ns    |  |
| t <sub>ESBWP</sub>      | 1.5     |         | 1.9     |                | 2.2 |         | ns    |  |
| t <sub>ESBRP</sub>      | 1.0     |         | 1.2     |                | 1.4 |         | ns    |  |

Tables 43 through 48 show the I/O external and external bidirectional timing parameter values for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

#### Notes to Tables 43 through 48:

- (1) This parameter is measured without using ClockLock or ClockBoost circuits.
- (2) This parameter is measured using ClockLock or ClockBoost circuits.

Tables 49 through 54 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K30E APEX 20KE devices.

| Table 49. EP20K30E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |  |  |
|---------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                                        | -1   |      | -    | 2    | -3   |      | Unit |  |  |
|                                                               | Min  | Max  | Min  | Max  | Min  | Max  | 1    |  |  |
| t <sub>SU</sub>                                               | 0.01 |      | 0.02 |      | 0.02 |      | ns   |  |  |
| t <sub>H</sub>                                                | 0.11 |      | 0.16 |      | 0.23 |      | ns   |  |  |
| t <sub>CO</sub>                                               |      | 0.32 |      | 0.45 |      | 0.67 | ns   |  |  |
| t <sub>LUT</sub>                                              |      | 0.85 |      | 1.20 |      | 1.77 | ns   |  |  |

| Symbol                  | -    | 1    |      | -2   |      | -3   |    |
|-------------------------|------|------|------|------|------|------|----|
|                         | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>ESBARC</sub>     |      | 2.03 |      | 2.86 |      | 4.24 | ns |
| t <sub>ESBSRC</sub>     |      | 2.58 |      | 3.49 |      | 5.02 | ns |
| t <sub>ESBAWC</sub>     |      | 3.88 |      | 5.45 |      | 8.08 | ns |
| t <sub>ESBSWC</sub>     |      | 4.08 |      | 5.35 |      | 7.48 | ns |
| t <sub>ESBWASU</sub>    | 1.77 |      | 2.49 |      | 3.68 |      | ns |
| t <sub>ESBWAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBWDSU</sub>    | 1.95 |      | 2.74 |      | 4.05 |      | ns |
| t <sub>ESBWDH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBRASU</sub>    | 1.96 |      | 2.75 |      | 4.07 |      | ns |
| t <sub>ESBRAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBWESU</sub>    | 1.80 |      | 2.73 |      | 4.28 |      | ns |
| t <sub>ESBWEH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBDATASU</sub>  | 0.07 |      | 0.48 |      | 1.17 |      | ns |
| t <sub>ESBDATAH</sub>   | 0.13 |      | 0.13 |      | 0.13 |      | ns |
| t <sub>ESBWADDRSU</sub> | 0.30 |      | 0.80 |      | 1.64 |      | ns |
| t <sub>ESBRADDRSU</sub> | 0.37 |      | 0.90 |      | 1.78 |      | ns |
| t <sub>ESBDATACO1</sub> |      | 1.11 |      | 1.32 |      | 1.67 | ns |
| t <sub>ESBDATACO2</sub> |      | 2.65 |      | 3.73 |      | 5.53 | ns |
| t <sub>ESBDD</sub>      |      | 3.88 |      | 5.45 |      | 8.08 | ns |
| t <sub>PD</sub>         |      | 1.91 | _    | 2.69 |      | 3.98 | ns |
| t <sub>PTERMSU</sub>    | 1.04 |      | 1.71 |      | 2.82 |      | ns |
| t <sub>PTERMCO</sub>    |      | 1.13 |      | 1.34 |      | 1.69 | ns |

| Table 51. EP2      | OK30E f <sub>MAX</sub> R | outing Delays |     |      |     |      |    |
|--------------------|--------------------------|---------------|-----|------|-----|------|----|
| Symbol             | -                        | 1             | ,   | -2   | -;  | Unit |    |
|                    | Min                      | Max           | Min | Max  | Min | Max  |    |
| t <sub>F1-4</sub>  |                          | 0.24          |     | 0.27 |     | 0.31 | ns |
| t <sub>F5-20</sub> |                          | 1.03          |     | 1.14 |     | 1.30 | ns |
| t <sub>F20+</sub>  |                          | 1.42          |     | 1.54 |     | 1.77 | ns |

| Table 69. EP2      | OK160E f <sub>MAX</sub> | Routing Delays | s   |      |     |      |    |
|--------------------|-------------------------|----------------|-----|------|-----|------|----|
| Symbol             | -                       | 1              | -2  |      |     | Unit |    |
|                    | Min                     | Max            | Min | Max  | Min | Max  |    |
| t <sub>F1-4</sub>  |                         | 0.25           |     | 0.26 |     | 0.28 | ns |
| t <sub>F5-20</sub> |                         | 1.00           |     | 1.18 |     | 1.35 | ns |
| t <sub>F20+</sub>  |                         | 1.95           |     | 2.19 |     | 2.30 | ns |

| Symbol             | -1   |     | -    | -2  |      | -3  |    |
|--------------------|------|-----|------|-----|------|-----|----|
|                    | Min  | Max | Min  | Max | Min  | Max |    |
| t <sub>CH</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns |
| t <sub>CL</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns |
| t <sub>ESBCH</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns |
| t <sub>ESBCL</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns |
| t <sub>ESBWP</sub> | 1.15 |     | 1.45 |     | 1.73 |     | ns |
| t <sub>ESBRP</sub> | 0.93 |     | 1.15 |     | 1.38 |     | ns |

| Symbol               | -1   |      | -    | -2   |      | -3   |    |
|----------------------|------|------|------|------|------|------|----|
|                      | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>INSU</sub>    | 2.23 |      | 2.34 |      | 2.47 |      | ns |
| t <sub>INH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>OUTCO</sub>   | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns |
| t <sub>INSUPLL</sub> | 2.12 |      | 2.07 |      | =    |      | ns |
| t <sub>INHPLL</sub>  | 0.00 |      | 0.00 |      | =    |      | ns |
| toutcople            | 0.50 | 3.00 | 0.50 | 3.35 | =    | -    | ns |

| Symbol                    | -1   |      | -2   |      | -    | Unit |    |
|---------------------------|------|------|------|------|------|------|----|
|                           | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>INSUBIDIR</sub>    | 2.86 |      | 3.24 |      | 3.54 |      | ns |
| t <sub>INHBIDIR</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>OUTCOBIDIR</sub>   | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns |
| t <sub>XZBIDIR</sub>      |      | 7.43 |      | 8.23 |      | 8.58 | ns |
| t <sub>ZXBIDIR</sub>      |      | 7.43 |      | 8.23 |      | 8.58 | ns |
| t <sub>INSUBIDIRPLL</sub> | 4.93 |      | 5.48 |      | -    |      | ns |
| t <sub>INHBIDIRPLL</sub>  | 0.00 |      | 0.00 |      | -    |      | ns |
| toutcobidirpll            | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns |
| txzbidirpll               |      | 5.36 |      | 5.99 |      | -    | ns |
| t <sub>ZXBIDIRPLL</sub>   |      | 5.36 |      | 5.99 |      | -    | ns |

Tables 73 through 78 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K200E APEX 20KE devices.

| Table 73. EP20K200E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |    |  |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|
| Symbol                                                         | -    | 1    |      | -2   | -:   | Unit |    |  |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |
| t <sub>SU</sub>                                                | 0.23 |      | 0.24 |      | 0.26 |      | ns |  |  |  |
| t <sub>H</sub>                                                 | 0.23 |      | 0.24 |      | 0.26 |      | ns |  |  |  |
| $t_{CO}$                                                       |      | 0.26 |      | 0.31 |      | 0.36 | ns |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.70 |      | 0.90 |      | 1.14 | ns |  |  |  |

| Symbol                  | -    | -1   |      | -2   |      | -3   |    |
|-------------------------|------|------|------|------|------|------|----|
|                         | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>ESBARC</sub>     |      | 1.79 |      | 2.44 |      | 3.25 | ns |
| t <sub>ESBSRC</sub>     |      | 2.40 |      | 3.12 |      | 4.01 | ns |
| t <sub>ESBAWC</sub>     |      | 3.41 |      | 4.65 |      | 6.20 | ns |
| t <sub>ESBSWC</sub>     |      | 3.68 |      | 4.68 |      | 5.93 | ns |
| t <sub>ESBWASU</sub>    | 1.55 |      | 2.12 |      | 2.83 |      | ns |
| t <sub>ESBWAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBWDSU</sub>    | 1.71 |      | 2.33 |      | 3.11 |      | ns |
| t <sub>ESBWDH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBRASU</sub>    | 1.72 |      | 2.34 |      | 3.13 |      | ns |
| t <sub>ESBRAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBWESU</sub>    | 1.63 |      | 2.36 |      | 3.28 |      | ns |
| t <sub>ESBWEH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBDATASU</sub>  | 0.07 |      | 0.39 |      | 0.80 |      | ns |
| t <sub>ESBDATAH</sub>   | 0.13 |      | 0.13 |      | 0.13 |      | ns |
| t <sub>ESBWADDRSU</sub> | 0.27 |      | 0.67 |      | 1.17 |      | ns |
| t <sub>ESBRADDRSU</sub> | 0.34 |      | 0.75 |      | 1.28 |      | ns |
| t <sub>ESBDATACO1</sub> |      | 1.03 |      | 1.20 |      | 1.40 | ns |
| t <sub>ESBDATACO2</sub> |      | 2.33 |      | 3.18 |      | 4.24 | ns |
| t <sub>ESBDD</sub>      |      | 3.41 |      | 4.65 |      | 6.20 | ns |
| t <sub>PD</sub>         |      | 1.68 |      | 2.29 |      | 3.06 | ns |
| t <sub>PTERMSU</sub>    | 0.96 |      | 1.48 |      | 2.14 |      | ns |
| t <sub>PTERMCO</sub>    |      | 1.05 |      | 1.22 |      | 1.42 | ns |

| Table 81. EP2      | OK300E f <sub>MAX</sub> I | Routing Delay | s   |      |     |      |      |
|--------------------|---------------------------|---------------|-----|------|-----|------|------|
| Symbol             | -                         | 1             |     | 2    | -   | 3    | Unit |
|                    | Min                       | Max           | Min | Max  | Min | Max  |      |
| t <sub>F1-4</sub>  |                           | 0.22          |     | 0.24 |     | 0.26 | ns   |
| t <sub>F5-20</sub> |                           | 1.33          |     | 1.43 |     | 1.58 | ns   |
| t <sub>F20+</sub>  |                           | 3.63          |     | 3.93 |     | 4.35 | ns   |

| Symbol                  | -1 Speed Grade |      | -2 Speed Grade |      | -3 Spee | Unit |    |
|-------------------------|----------------|------|----------------|------|---------|------|----|
|                         | Min            | Max  | Min            | Max  | Min     | Max  | 7  |
| t <sub>ESBARC</sub>     |                | 1.67 |                | 1.91 |         | 1.99 | ns |
| t <sub>ESBSRC</sub>     |                | 2.30 |                | 2.66 |         | 2.93 | ns |
| t <sub>ESBAWC</sub>     |                | 3.09 |                | 3.58 |         | 3.99 | ns |
| t <sub>ESBSWC</sub>     |                | 3.01 |                | 3.65 |         | 4.05 | ns |
| t <sub>ESBWASU</sub>    | 0.54           |      | 0.63           |      | 0.65    |      | ns |
| t <sub>ESBWAH</sub>     | 0.36           |      | 0.43           |      | 0.42    |      | ns |
| t <sub>ESBWDSU</sub>    | 0.69           |      | 0.77           |      | 0.84    |      | ns |
| t <sub>ESBWDH</sub>     | 0.36           |      | 0.43           |      | 0.42    |      | ns |
| t <sub>ESBRASU</sub>    | 1.61           |      | 1.77           |      | 1.86    |      | ns |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.00           |      | 0.01    |      | ns |
| t <sub>ESBWESU</sub>    | 1.35           |      | 1.47           |      | 1.61    |      | ns |
| t <sub>ESBWEH</sub>     | 0.00           |      | 0.00           |      | 0.00    |      | ns |
| t <sub>ESBDATASU</sub>  | -0.18          |      | -0.30          |      | -0.27   |      | ns |
| t <sub>ESBDATAH</sub>   | 0.13           |      | 0.13           |      | 0.13    |      | ns |
| t <sub>ESBWADDRSU</sub> | -0.02          |      | -0.11          |      | -0.03   |      | ns |
| t <sub>ESBRADDRSU</sub> | 0.06           |      | -0.01          |      | -0.05   |      | ns |
| t <sub>ESBDATACO1</sub> |                | 1.16 |                | 1.40 |         | 1.54 | ns |
| t <sub>ESBDATACO2</sub> |                | 2.18 |                | 2.55 |         | 2.85 | ns |
| t <sub>ESBDD</sub>      |                | 2.73 |                | 3.17 |         | 3.58 | ns |
| t <sub>PD</sub>         |                | 1.57 |                | 1.83 |         | 2.07 | ns |
| t <sub>PTERMSU</sub>    | 0.92           |      | 0.99           |      | 1.18    |      | ns |
| t <sub>PTERMCO</sub>    |                | 1.18 |                | 1.43 |         | 1.17 | ns |

| Symbol                  | -1 Speed Grade |      | -2 Spe | -2 Speed Grade |      | -3 Speed Grade |    |  |
|-------------------------|----------------|------|--------|----------------|------|----------------|----|--|
|                         | Min            | Max  | Min    | Max            | Min  | Max            | 1  |  |
| t <sub>ESBARC</sub>     |                | 1.78 |        | 2.02           |      | 1.95           | ns |  |
| t <sub>ESBSRC</sub>     |                | 2.52 |        | 2.91           |      | 3.14           | ns |  |
| t <sub>ESBAWC</sub>     |                | 3.52 |        | 4.11           |      | 4.40           | ns |  |
| t <sub>ESBSWC</sub>     |                | 3.23 |        | 3.84           |      | 4.16           | ns |  |
| t <sub>ESBWASU</sub>    | 0.62           |      | 0.67   |                | 0.61 |                | ns |  |
| t <sub>ESBWAH</sub>     | 0.41           |      | 0.55   |                | 0.55 |                | ns |  |
| t <sub>ESBWDSU</sub>    | 0.77           |      | 0.79   |                | 0.81 |                | ns |  |
| t <sub>ESBWDH</sub>     | 0.41           |      | 0.55   |                | 0.55 |                | ns |  |
| t <sub>ESBRASU</sub>    | 1.74           |      | 1.92   |                | 1.85 |                | ns |  |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.01   |                | 0.23 |                | ns |  |
| t <sub>ESBWESU</sub>    | 2.07           |      | 2.28   |                | 2.41 |                | ns |  |
| t <sub>ESBWEH</sub>     | 0.00           |      | 0.00   |                | 0.00 |                | ns |  |
| t <sub>ESBDATASU</sub>  | 0.25           |      | 0.27   |                | 0.29 |                | ns |  |
| t <sub>ESBDATAH</sub>   | 0.13           |      | 0.13   |                | 0.13 |                | ns |  |
| t <sub>ESBWADDRSU</sub> | 0.11           |      | 0.04   |                | 0.11 |                | ns |  |
| t <sub>ESBRADDRSU</sub> | 0.14           |      | 0.11   |                | 0.16 |                | ns |  |
| t <sub>ESBDATACO1</sub> |                | 1.29 |        | 1.50           |      | 1.63           | ns |  |
| t <sub>ESBDATACO2</sub> |                | 2.55 |        | 2.99           |      | 3.22           | ns |  |
| t <sub>ESBDD</sub>      |                | 3.12 |        | 3.57           |      | 3.85           | ns |  |
| t <sub>PD</sub>         |                | 1.84 |        | 2.13           |      | 2.32           | ns |  |
| t <sub>PTERMSU</sub>    | 1.08           |      | 1.19   |                | 1.32 |                | ns |  |

1.53

1.66

ns

1.31

 $t_{\text{PTERMCO}}$ 

| Symbol                    | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|---------------------------|----------------|------|----------------|------|----------------|------|------|
|                           | Min            | Max  | Min            | Max  | Min            | Max  | 1    |
| t <sub>INSUBIDIR</sub>    | 3.47           |      | 3.68           |      | 3.99           |      | ns   |
| t <sub>INHBIDIR</sub>     | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| toutcobidir               | 2.00           | 6.18 | 2.00           | 6.81 | 2.00           | 7.36 | ns   |
| t <sub>XZBIDIR</sub>      |                | 6.91 |                | 7.62 |                | 8.38 | ns   |
| t <sub>ZXBIDIR</sub>      |                | 6.91 |                | 7.62 |                | 8.38 | ns   |
| t <sub>INSUBIDIRPLL</sub> | 3.05           |      | 3.26           |      |                |      | ns   |
| t <sub>INHBIDIRPLL</sub>  | 0.00           |      | 0.00           |      |                |      | ns   |
| toutcobidirpll            | 0.50           | 2.67 | 0.50           | 2.99 |                |      | ns   |
| t <sub>XZBIDIRPLL</sub>   |                | 3.41 |                | 3.80 |                |      | ns   |
| tzxbidirpll               |                | 3.41 |                | 3.80 |                |      | ns   |

Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value.

| Table 109. Selectable I/O Standard Input Delays |         |          |         |          |                   |       |      |  |
|-------------------------------------------------|---------|----------|---------|----------|-------------------|-------|------|--|
| Symbol                                          | -1 Spec | ed Grade | -2 Spec | ed Grade | le -3 Speed Grade |       | Unit |  |
|                                                 | Min     | Max      | Min     | Max      | Min               | Max   | Min  |  |
| LVCMOS                                          |         | 0.00     |         | 0.00     |                   | 0.00  | ns   |  |
| LVTTL                                           |         | 0.00     |         | 0.00     |                   | 0.00  | ns   |  |
| 2.5 V                                           |         | 0.00     |         | 0.04     |                   | 0.05  | ns   |  |
| 1.8 V                                           |         | -0.11    |         | 0.03     |                   | 0.04  | ns   |  |
| PCI                                             |         | 0.01     |         | 0.09     |                   | 0.10  | ns   |  |
| GTL+                                            |         | -0.24    |         | -0.23    |                   | -0.19 | ns   |  |
| SSTL-3 Class I                                  |         | -0.32    |         | -0.21    |                   | -0.47 | ns   |  |
| SSTL-3 Class II                                 |         | -0.08    |         | 0.03     |                   | -0.23 | ns   |  |
| SSTL-2 Class I                                  |         | -0.17    |         | -0.06    |                   | -0.32 | ns   |  |
| SSTL-2 Class II                                 |         | -0.16    |         | -0.05    |                   | -0.31 | ns   |  |
| LVDS                                            |         | -0.12    |         | -0.12    |                   | -0.12 | ns   |  |
| CTT                                             |         | 0.00     |         | 0.00     |                   | 0.00  | ns   |  |
| AGP                                             |         | 0.00     |         | 0.00     |                   | 0.00  | ns   |  |