# E·XFL

# Altera - EP20K100FC324-3 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                       |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 416                                                          |
| Number of Logic Elements/Cells | 4160                                                         |
| Total RAM Bits                 | 53248                                                        |
| Number of I/O                  | 252                                                          |
| Number of Gates                | 263000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 324-BGA                                                      |
| Supplier Device Package        | 324-FBGA (19x19)                                             |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k100fc324-3 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. Additiona       | al APEX 20K De | vice Features | Note (1)  |           |            |            |
|--------------------------|----------------|---------------|-----------|-----------|------------|------------|
| Feature                  | EP20K300E      | EP20K400      | EP20K400E | EP20K600E | EP20K1000E | EP20K1500E |
| Maximum system gates     | 728,000        | 1,052,000     | 1,052,000 | 1,537,000 | 1,772,000  | 2,392,000  |
| Typical gates            | 300,000        | 400,000       | 400,000   | 600,000   | 1,000,000  | 1,500,000  |
| LEs                      | 11,520         | 16,640        | 16,640    | 24,320    | 38,400     | 51,840     |
| ESBs                     | 72             | 104           | 104       | 152       | 160        | 216        |
| Maximum<br>RAM bits      | 147,456        | 212,992       | 212,992   | 311,296   | 327,680    | 442,368    |
| Maximum<br>macrocells    | 1,152          | 1,664         | 1,664     | 2,432     | 2,560      | 3,456      |
| Maximum user I/O<br>pins | 408            | 502           | 488       | 588       | 708        | 808        |

#### Note to Tables 1 and 2:

 The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to 57,000 additional gates.

Additional Features

- Designed for low-power operation
  - 1.8-V and 2.5-V supply voltage (see Table 3)
  - MultiVolt<sup>™</sup> I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - ESB offering programmable power-saving mode

| Table 3. APEX 20K Supply Voltages                           |                                  |                                                                                                                                |  |  |  |  |  |
|-------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Feature                                                     | De                               | vice                                                                                                                           |  |  |  |  |  |
|                                                             | EP20K100<br>EP20K200<br>EP20K400 | EP20K30E<br>EP20K60E<br>EP20K100E<br>EP20K160E<br>EP20K200E<br>EP20K300E<br>EP20K400E<br>EP20K600E<br>EP20K1000E<br>EP20K1500E |  |  |  |  |  |
| Internal supply voltage (V <sub>CCINT</sub> )               | 2.5 V                            | 1.8 V                                                                                                                          |  |  |  |  |  |
| MultiVolt I/O interface voltage levels (V <sub>CCIO</sub> ) | 2.5 V, 3.3 V, 5.0 V              | 1.8 V, 2.5 V, 3.3 V, 5.0 V (1)                                                                                                 |  |  |  |  |  |

#### Note to Table 3:

(1) APEX 20KE devices can be 5.0-V tolerant by using an external resistor.

| Table 5. APEX 20K FineLine BGA Package Options & I/O Count       Notes (1), (2) |         |         |         |         |           |  |  |  |
|---------------------------------------------------------------------------------|---------|---------|---------|---------|-----------|--|--|--|
| Device                                                                          | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin |  |  |  |
| EP20K30E                                                                        | 93      | 128     |         |         |           |  |  |  |
| EP20K60E                                                                        | 93      | 196     |         |         |           |  |  |  |
| EP20K100                                                                        |         | 252     |         |         |           |  |  |  |
| EP20K100E                                                                       | 93      | 246     |         |         |           |  |  |  |
| EP20K160E                                                                       |         |         | 316     |         |           |  |  |  |
| EP20K200                                                                        |         |         | 382     |         |           |  |  |  |
| EP20K200E                                                                       |         |         | 376     | 376     |           |  |  |  |
| EP20K300E                                                                       |         |         |         | 408     |           |  |  |  |
| EP20K400                                                                        |         |         |         | 502 (3) |           |  |  |  |
| EP20K400E                                                                       |         |         |         | 488 (3) |           |  |  |  |
| EP20K600E                                                                       |         |         |         | 508 (3) | 588       |  |  |  |
| EP20K1000E                                                                      |         |         |         | 508 (3) | 708       |  |  |  |
| EP20K1500E                                                                      |         |         |         |         | 808       |  |  |  |

#### Notes to Tables 4 and 5:

Г

- (1) I/O counts include dedicated input and clock pins.
- (2) APEX 20K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), 1.27-mm pitch ball-grid array (BGA), 1.00-mm pitch FineLine BGA, and pin-grid array (PGA) packages.
- (3) This device uses a thermally enhanced package, which is taller than the regular package. Consult the *Altera Device Package Information Data Sheet* for detailed package size information.

| Table 6. APEX 20K QFP, BGA & PGA Package Sizes                                                   |              |             |             |             |             |             |  |  |  |
|--------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------------|-------------|-------------|--|--|--|
| Feature                                                                                          | 144-Pin TQFP | 208-Pin QFP | 240-Pin QFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |  |  |  |
| Pitch (mm)                                                                                       | 0.50         | 0.50        | 0.50        | 1.27        | 1.27        | -           |  |  |  |
| Area (mm <sup>2</sup> )                                                                          | 484          | 924         | 1,218       | 1,225       | 2,025       | 3,906       |  |  |  |
| $\begin{array}{l} \text{Length} \times \text{Width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22      | 30.4 × 30.4 | 34.9 × 34.9 | 35 × 35     | 45 × 45     | 62.5 × 62.5 |  |  |  |

| Table 7. APEX 20K FineLine BGA Package Sizes                      |         |         |         |         |           |  |  |  |
|-------------------------------------------------------------------|---------|---------|---------|---------|-----------|--|--|--|
| Feature                                                           | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin |  |  |  |
| Pitch (mm)                                                        | 1.00    | 1.00    | 1.00    | 1.00    | 1.00      |  |  |  |
| Area (mm <sup>2</sup> )                                           | 169     | 361     | 529     | 729     | 1,089     |  |  |  |
| $\text{Length} \times \text{Width} \text{ (mm} \times \text{mm)}$ | 13 × 13 | 19×19   | 23 × 23 | 27 × 27 | 33 × 33   |  |  |  |

1

Each LE has two outputs that drive the local, MegaLAB, or FastTrack Interconnect routing structure. Each output can be driven independently by the LUT's or register's output. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, improves device utilization because the register and the LUT can be used for unrelated functions. The LE can also drive out registered and unregistered versions of the LUT output.

The APEX 20K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. A carry chain supports high-speed arithmetic functions such as counters and adders, while a cascade chain implements wide-input functions such as equality comparators with minimum delay. Carry and cascade chains connect LEs 1 through 10 in an LAB and all LABs in the same MegaLAB structure.

### Carry Chain

The carry chain provides a very fast carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higherorder bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the APEX 20K architecture to implement high-speed counters, adders, and comparators of arbitrary width. Carry chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as library of parameterized modules (LPM) and DesignWare functions automatically take advantage of carry chains for the appropriate functions.

The Quartus II software Compiler creates carry chains longer than ten LEs by linking LABs together automatically. For enhanced fitting, a long carry chain skips alternate LABs in a MegaLAB<sup>™</sup> structure. A carry chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure.

Figure 6 shows how an *n*-bit full adder can be implemented in n + 1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for accumulator functions. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is driven onto the local, MegaLAB, or FastTrack Interconnect routing structures.

#### Cascade Chain

With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.



Figure 7. APEX 20K Cascade Chain

#### Normal Mode

The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Quartus II software Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. LEs in normal mode support packed registers.

#### **Arithmetic Mode**

The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 8, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

The Quartus II software implements parameterized functions that use the arithmetic mode automatically where appropriate; the designer does not need to specify how the carry chain will be used.

#### **Counter Mode**

The counter mode offers clock enable, counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in an LAB use the counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. The Quartus II software automatically places any registers that are not used by the counter into other LABs.

| Table 9. APEX 20K Routing Scheme    |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |
|-------------------------------------|----------------|-------------------|----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------|-------------------------------------|-------------------------|
| Source                              |                |                   |    |     | De                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | stination               |                                  |                                     |                         |
|                                     | Row<br>I/O Pin | Column<br>I/O Pin | LE | ESB | Local<br>Interconnect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MegaLAB<br>Interconnect | Row<br>FastTrack<br>Interconnect | Column<br>FastTrack<br>Interconnect | FastRow<br>Interconnect |
| Row I/O Pin                         |                |                   |    |     | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~                       | ~                                | ~                                   |                         |
| Column I/O<br>Pin                   |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  | ~                                   | ✓<br>(1)                |
| LE                                  |                |                   |    |     | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~                       | ~                                | ~                                   |                         |
| ESB                                 |                |                   |    |     | <ul> <li>Image: A set of the set of the</li></ul> | ~                       | ~                                | ~                                   |                         |
| Local<br>Interconnect               | ~              | ~                 | ~  | ~   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |
| MegaLAB<br>Interconnect             |                |                   |    |     | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |                                  |                                     |                         |
| Row<br>FastTrack<br>Interconnect    |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~                       |                                  | ~                                   |                         |
| Column<br>FastTrack<br>Interconnect |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~                       | ~                                |                                     |                         |
| FastRow<br>Interconnect             |                |                   |    |     | ✓<br>(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         |                                  |                                     |                         |

#### Note to Table 9:

(1) This connection is supported in APEX 20KE devices only.

# Product-Term Logic

The product-term portion of the MultiCore architecture is implemented with the ESB. The ESB can be configured to act as a block of macrocells on an ESB-by-ESB basis. Each ESB is fed by 32 inputs from the adjacent local interconnect; therefore, it can be driven by the MegaLAB interconnect or the adjacent LAB. Also, nine ESB macrocells feed back into the ESB through the local interconnect for higher performance. Dedicated clock pins, global signals, and additional inputs from the local interconnect drive the ESB control signals.

In product-term mode, each ESB contains 16 macrocells. Each macrocell consists of two product terms and a programmable register. Figure 13 shows the ESB in product-term mode.

The programmable register also supports an asynchronous clear function. Within the ESB, two asynchronous clears are generated from global signals and the local interconnect. Each macrocell can either choose between the two asynchronous clear signals or choose to not be cleared. Either of the two clear signals can be inverted within the ESB. Figure 15 shows the ESB control logic when implementing product-terms.



Figure 15. ESB Product-Term Mode Control Logic

(1) APEX 20KE devices have four dedicated clocks.

# Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 32 product terms to feed the macrocell OR logic directly, with two product terms provided by the macrocell and 30 parallel expanders provided by the neighboring macrocells in the ESB.

The Quartus II software Compiler can allocate up to 15 sets of up to two parallel expanders per set to the macrocells automatically. Each set of two parallel expanders incurs a small, incremental timing delay. Figure 16 shows the APEX 20K parallel expanders.

Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software.

| Table 10. APEX 20K Programmable Delay Chains |                                         |  |  |  |  |  |
|----------------------------------------------|-----------------------------------------|--|--|--|--|--|
| Programmable Delays                          | Quartus II Logic Option                 |  |  |  |  |  |
| Input pin to core delay                      | Decrease input delay to internal cells  |  |  |  |  |  |
| Input pin to input register delay            | Decrease input delay to input register  |  |  |  |  |  |
| Core to output register delay                | Decrease input delay to output register |  |  |  |  |  |
| Output register $t_{CO}$ delay               | Increase delay to output pin            |  |  |  |  |  |

#### The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices.

The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.

Figure 28 shows how a column IOE connects to the interconnect.

#### Figure 28. Column IOE Connection to the Interconnect



# **Dedicated Fast I/O Pins**

APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed.

| Table 18. /     | Table 18. APEX 20KE Clock Input & Output Parameters       (Part 2 of 2)       Note (1) |                    |         |          |           |       |       |  |  |  |
|-----------------|----------------------------------------------------------------------------------------|--------------------|---------|----------|-----------|-------|-------|--|--|--|
| Symbol          | Parameter                                                                              | I/O Standard       | -1X Spe | ed Grade | -2X Speed | Grade | Units |  |  |  |
|                 |                                                                                        |                    | Min     | Max      | Min       | Max   |       |  |  |  |
| f <sub>IN</sub> | Input clock frequency                                                                  | 3.3-V LVTTL        | 1.5     | 290      | 1.5       | 257   | MHz   |  |  |  |
|                 |                                                                                        | 2.5-V LVTTL        | 1.5     | 281      | 1.5       | 250   | MHz   |  |  |  |
|                 |                                                                                        | 1.8-V LVTTL        | 1.5     | 272      | 1.5       | 243   | MHz   |  |  |  |
|                 |                                                                                        | GTL+               | 1.5     | 303      | 1.5       | 261   | MHz   |  |  |  |
|                 |                                                                                        | SSTL-2 Class<br>I  | 1.5     | 291      | 1.5       | 253   | MHz   |  |  |  |
|                 |                                                                                        | SSTL-2 Class<br>II | 1.5     | 291      | 1.5       | 253   | MHz   |  |  |  |
|                 |                                                                                        | SSTL-3 Class<br>I  | 1.5     | 300      | 1.5       | 260   | MHz   |  |  |  |
|                 |                                                                                        | SSTL-3 Class<br>II | 1.5     | 300      | 1.5       | 260   | MHz   |  |  |  |
|                 |                                                                                        | LVDS               | 1.5     | 420      | 1.5       | 350   | MHz   |  |  |  |

#### Notes to Tables 17 and 18:

 All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.

- (2) The maximum lock time is 40 µs or 2000 input clock cycles, whichever occurs first.
- (3) Before configuration, the PLL circuits are disable and powered down. During configuration, the PLLs are still disabled. The PLLs begin to lock once the device is in the user mode. If the clock enable feature is used, lock begins once the CLKLK\_ENA pin goes high in user mode.
- (4) The PLL VCO operating range is 200 MHz ð f<sub>VCO</sub> ð 840 MHz for LVDS mode.

# SignalTap Embedded Logic Analyzer

APEX 20K devices include device enhancements to support the SignalTap embedded logic analyzer. By including this circuitry, the APEX 20K device provides the ability to monitor design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages such as FineLine BGA packages because adding a connection to a pin during the debugging process can be difficult after a board is designed and manufactured.

| Table 2            | Table 24. APEX 20K 5.0-V Tolerant Device Recommended Operating Conditions       Note (2) |                    |                  |                   |      |  |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------|--------------------|------------------|-------------------|------|--|--|--|--|--|
| Symbol             | Parameter                                                                                | Conditions         | Min              | Max               | Unit |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic<br>and input buffers                                   | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation                                       | (4), (5)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |  |  |  |  |  |
|                    | Supply voltage for output buffers, 2.5-V operation                                       | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |  |  |  |
| VI                 | Input voltage                                                                            | (3), (6)           | -0.5             | 5.75              | V    |  |  |  |  |  |
| Vo                 | Output voltage                                                                           |                    | 0                | V <sub>CCIO</sub> | V    |  |  |  |  |  |
| ТJ                 | Junction temperature                                                                     | For commercial use | 0                | 85                | °C   |  |  |  |  |  |
|                    |                                                                                          | For industrial use | -40              | 100               | °C   |  |  |  |  |  |
| t <sub>R</sub>     | Input rise time                                                                          |                    |                  | 40                | ns   |  |  |  |  |  |
| t <sub>F</sub>     | Input fall time                                                                          |                    |                  | 40                | ns   |  |  |  |  |  |

| Table 25. APEX 20K 5.0-V Tolerant Device DC Operating Conditions (Part 1 of 2)       Notes (2), (7), (8) |                                      |                                                                                        |                                     |     |                            |      |  |  |  |
|----------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------|-----|----------------------------|------|--|--|--|
| Symbol                                                                                                   | Parameter                            | Conditions                                                                             | Min                                 | Тур | Max                        | Unit |  |  |  |
| V <sub>IH</sub>                                                                                          | High-level input voltage             |                                                                                        | 1.7, 0.5 × V <sub>CCIO</sub><br>(9) |     | 5.75                       | V    |  |  |  |
| V <sub>IL</sub>                                                                                          | Low-level input voltage              |                                                                                        | -0.5                                |     | $0.8, 0.3 \times V_{CCIO}$ | V    |  |  |  |
| V <sub>OH</sub>                                                                                          | 3.3-V high-level TTL output voltage  | I <sub>OH</sub> = -8 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                  | 2.4                                 |     |                            | V    |  |  |  |
|                                                                                                          | 3.3-V high-level CMOS output voltage | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                | V <sub>CCIO</sub> – 0.2             |     |                            | V    |  |  |  |
|                                                                                                          | 3.3-V high-level PCI output voltage  | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(10) | $0.9 \times V_{CCIO}$               |     |                            | V    |  |  |  |
|                                                                                                          | 2.5-V high-level output voltage      | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                | 2.1                                 |     |                            | V    |  |  |  |
|                                                                                                          |                                      | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                         | 2.0                                 |     |                            | V    |  |  |  |
|                                                                                                          |                                      | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (10)$                       | 1.7                                 |     |                            | V    |  |  |  |

| Table 2          | Table 26. APEX 20K 5.0-V Tolerant Device Capacitance       Notes (2), (14) |                                     |     |     |      |  |  |  |  |
|------------------|----------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|
| Symbol           | Parameter                                                                  | Conditions                          | Min | Max | Unit |  |  |  |  |
| C <sub>IN</sub>  | Input capacitance                                                          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |  |  |
| CINCLK           | Input capacitance on dedicated clock pin                                   | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |
| C <sub>OUT</sub> | Output capacitance                                                         | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |  |  |

#### Notes to Tables 23 through 26:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- All APEX 20K devices are 5.0-V tolerant. (2)
- (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- Numbers in parentheses are for industrial-temperature-range devices. (4)
- Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically. (5)
- All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are (6) powered.
- (7)Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  or 3.3 V.
- These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on (8)page 62.
- (9) The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 33 on page 68.
- (10) The I<sub>OH</sub> parameter refers to high-level TTL, PCI or CMOS output current.
- (11) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (12) This value is specified for normal device operation. The value may vary during power-up.
- (13) Pin pull-up resistance values will be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (14) Capacitance is sample-tested only.

Tables 27 through 30 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KE devices.

| Table 2            | Table 27. APEX 20KE Device Absolute Maximum Ratings         Note (1) |                                                |      |     |      |  |  |  |  |  |  |
|--------------------|----------------------------------------------------------------------|------------------------------------------------|------|-----|------|--|--|--|--|--|--|
| Symbol             | Parameter                                                            | Conditions                                     | Min  | Max | Unit |  |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage                                                       | With respect to ground (2)                     | -0.5 | 2.5 | V    |  |  |  |  |  |  |
| V <sub>CCIO</sub>  |                                                                      |                                                | -0.5 | 4.6 | V    |  |  |  |  |  |  |
| VI                 | DC input voltage                                                     |                                                | -0.5 | 4.6 | V    |  |  |  |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin                                           |                                                | -25  | 25  | mA   |  |  |  |  |  |  |
| T <sub>STG</sub>   | Storage temperature                                                  | No bias                                        | -65  | 150 | °C   |  |  |  |  |  |  |
| T <sub>AMB</sub>   | Ambient temperature                                                  | Under bias                                     | -65  | 135 | °C   |  |  |  |  |  |  |
| Τ <sub>J</sub>     | Junction temperature                                                 | PQFP, RQFP, TQFP, and BGA packages, under bias |      | 135 | °C   |  |  |  |  |  |  |
|                    |                                                                      | Ceramic PGA packages, under bias               |      | 150 | °C   |  |  |  |  |  |  |

All specifications are always representative of worst-case supply voltage and junction temperature conditions. All output-pin-timing specifications are reported for maximum driver strength.

Figure 36 shows the  $f_{MAX}$  timing model for APEX 20K devices.



Figure 37 shows the  $f_{MAX}$  timing model for APEX 20KE devices. These parameters can be used to estimate  $f_{MAX}$  for multiple levels of logic. Quartus II software timing analysis should be used for more accurate timing information.

| Table 57. EP20K60E f <sub>MAX</sub> Routing Delays |     |      |     |      |     |      |      |  |  |  |  |
|----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--|--|
| Symbol -1 -2 -3                                    |     |      |     |      |     | 3    | Unit |  |  |  |  |
|                                                    | Min | Max  | Min | Max  | Min | Max  |      |  |  |  |  |
| t <sub>F1-4</sub>                                  |     | 0.24 |     | 0.26 |     | 0.30 | ns   |  |  |  |  |
| t <sub>F5-20</sub>                                 |     | 1.45 |     | 1.58 |     | 1.79 | ns   |  |  |  |  |
| t <sub>F20+</sub>                                  |     | 1.96 |     | 2.14 |     | 2.45 | ns   |  |  |  |  |

| Table 58. EP.      | Table 58. EP20K60E Minimum Pulse Width Timing Parameters |     |      |     |      |     |      |  |  |  |  |  |
|--------------------|----------------------------------------------------------|-----|------|-----|------|-----|------|--|--|--|--|--|
| Symbol             | -                                                        | 1   | -    | -2  |      | }   | Unit |  |  |  |  |  |
|                    | Min                                                      | Max | Min  | Max | Min  | Max |      |  |  |  |  |  |
| t <sub>CH</sub>    | 2.00                                                     |     | 2.50 |     | 2.75 |     | ns   |  |  |  |  |  |
| t <sub>CL</sub>    | 2.00                                                     |     | 2.50 |     | 2.75 |     | ns   |  |  |  |  |  |
| t <sub>CLRP</sub>  | 0.20                                                     |     | 0.28 |     | 0.41 |     | ns   |  |  |  |  |  |
| t <sub>PREP</sub>  | 0.20                                                     |     | 0.28 |     | 0.41 |     | ns   |  |  |  |  |  |
| t <sub>ESBCH</sub> | 2.00                                                     |     | 2.50 |     | 2.75 |     | ns   |  |  |  |  |  |
| t <sub>ESBCL</sub> | 2.00                                                     |     | 2.50 |     | 2.75 |     | ns   |  |  |  |  |  |
| t <sub>ESBWP</sub> | 1.29                                                     |     | 1.80 |     | 2.66 |     | ns   |  |  |  |  |  |
| t <sub>ESBRP</sub> | 1.04                                                     |     | 1.45 |     | 2.14 |     | ns   |  |  |  |  |  |

| Table 59. EP20K60E External Timing Parameters |          |      |      |      |      |      |    |      |  |  |  |  |
|-----------------------------------------------|----------|------|------|------|------|------|----|------|--|--|--|--|
| Symbol                                        | -1 -2 -3 |      | -1   |      | -2   |      | }  | Unit |  |  |  |  |
|                                               | Min      | Max  | Min  | Max  | Min  | Max  |    |      |  |  |  |  |
| t <sub>INSU</sub>                             | 2.03     |      | 2.12 |      | 2.23 |      | ns |      |  |  |  |  |
| t <sub>INH</sub>                              | 0.00     |      | 0.00 |      | 0.00 |      | ns |      |  |  |  |  |
| t <sub>outco</sub>                            | 2.00     | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns |      |  |  |  |  |
| tinsupll                                      | 1.12     |      | 1.15 |      | -    |      | ns |      |  |  |  |  |
| t <sub>INHPLL</sub>                           | 0.00     |      | 0.00 |      | -    |      | ns |      |  |  |  |  |
| t <sub>outcopll</sub>                         | 0.50     | 3.37 | 0.50 | 3.69 | -    | -    | ns |      |  |  |  |  |

| Table 62. EP20k         | (100E f <sub>MAX</sub> ESE | B Timing Micr | oparameters | 1    |       |      |      |
|-------------------------|----------------------------|---------------|-------------|------|-------|------|------|
| Symbol                  | -                          | 1             |             | -2   | -;    | 3    | Unit |
|                         | Min                        | Max           | Min         | Max  | Min   | Max  |      |
| t <sub>ESBARC</sub>     |                            | 1.61          |             | 1.84 |       | 1.97 | ns   |
| t <sub>ESBSRC</sub>     |                            | 2.57          |             | 2.97 |       | 3.20 | ns   |
| t <sub>ESBAWC</sub>     |                            | 0.52          |             | 4.09 |       | 4.39 | ns   |
| t <sub>ESBSWC</sub>     |                            | 3.17          |             | 3.78 |       | 4.09 | ns   |
| t <sub>ESBWASU</sub>    | 0.56                       |               | 6.41        |      | 0.63  |      | ns   |
| t <sub>ESBWAH</sub>     | 0.48                       |               | 0.54        |      | 0.55  |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.71                       |               | 0.80        |      | 0.81  |      | ns   |
| t <sub>ESBWDH</sub>     | .048                       |               | 0.54        |      | 0.55  |      | ns   |
| t <sub>ESBRASU</sub>    | 1.57                       |               | 1.75        |      | 1.87  |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00                       |               | 0.00        |      | 0.20  |      | ns   |
| t <sub>ESBWESU</sub>    | 1.54                       |               | 1.72        |      | 1.80  |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00                       |               | 0.00        |      | 0.00  |      | ns   |
| t <sub>ESBDATASU</sub>  | -0.16                      |               | -0.20       |      | -0.20 |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13                       |               | 0.13        |      | 0.13  |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.12                       |               | 0.08        |      | 0.13  |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.17                       |               | 0.15        |      | 0.19  |      | ns   |
| t <sub>ESBDATACO1</sub> |                            | 1.20          |             | 1.39 |       | 1.52 | ns   |
| t <sub>ESBDATACO2</sub> |                            | 2.54          |             | 2.99 |       | 3.22 | ns   |
| t <sub>ESBDD</sub>      |                            | 3.06          |             | 3.56 |       | 3.85 | ns   |
| t <sub>PD</sub>         |                            | 1.73          |             | 2.02 |       | 2.20 | ns   |
| t <sub>PTERMSU</sub>    | 1.11                       |               | 1.26        |      | 1.38  |      | ns   |
| t <sub>PTERMCO</sub>    |                            | 1.19          |             | 1.40 |       | 1.08 | ns   |

| Table 63. EP20K100E f <sub>MAX</sub> Routing Delays |          |      |     |      |     |      |    |  |  |  |  |
|-----------------------------------------------------|----------|------|-----|------|-----|------|----|--|--|--|--|
| Symbol                                              | -1 -2 -3 |      |     |      |     |      |    |  |  |  |  |
|                                                     | Min      | Max  | Min | Max  | Min | Max  |    |  |  |  |  |
| t <sub>F1-4</sub>                                   |          | 0.24 |     | 0.27 |     | 0.29 | ns |  |  |  |  |
| t <sub>F5-20</sub>                                  |          | 1.04 |     | 1.26 |     | 1.52 | ns |  |  |  |  |
| t <sub>F20+</sub>                                   |          | 1.12 |     | 1.36 |     | 1.86 | ns |  |  |  |  |

| Table 76. EP       | Table 76. EP20K200E Minimum Pulse Width Timing Parameters |     |      |     |      |     |    |  |  |  |  |
|--------------------|-----------------------------------------------------------|-----|------|-----|------|-----|----|--|--|--|--|
| Symbol             |                                                           | 1   | -    | -2  |      | -3  |    |  |  |  |  |
|                    | Min                                                       | Max | Min  | Max | Min  | Max |    |  |  |  |  |
| t <sub>CH</sub>    | 1.36                                                      |     | 2.44 |     | 2.65 |     | ns |  |  |  |  |
| t <sub>CL</sub>    | 1.36                                                      |     | 2.44 |     | 2.65 |     | ns |  |  |  |  |
| t <sub>CLRP</sub>  | 0.18                                                      |     | 0.19 |     | 0.21 |     | ns |  |  |  |  |
| t <sub>PREP</sub>  | 0.18                                                      |     | 0.19 |     | 0.21 |     | ns |  |  |  |  |
| t <sub>ESBCH</sub> | 1.36                                                      |     | 2.44 |     | 2.65 |     | ns |  |  |  |  |
| t <sub>ESBCL</sub> | 1.36                                                      |     | 2.44 |     | 2.65 |     | ns |  |  |  |  |
| t <sub>ESBWP</sub> | 1.18                                                      |     | 1.48 |     | 1.76 |     | ns |  |  |  |  |
| t <sub>ESBRP</sub> | 0.95                                                      |     | 1.17 |     | 1.41 |     | ns |  |  |  |  |

| Table 77. EP2         | Table 77. EP20K200E External Timing Parameters |      |      |      |      |      |    |  |  |  |  |  |  |
|-----------------------|------------------------------------------------|------|------|------|------|------|----|--|--|--|--|--|--|
| Symbol                | -                                              | 1    |      | -2   |      | -3   |    |  |  |  |  |  |  |
|                       | Min                                            | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |  |  |
| t <sub>INSU</sub>     | 2.24                                           |      | 2.35 |      | 2.47 |      | ns |  |  |  |  |  |  |
| t <sub>INH</sub>      | 0.00                                           |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |  |  |
| t <sub>outco</sub>    | 2.00                                           | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns |  |  |  |  |  |  |
| t <sub>INSUPLL</sub>  | 2.13                                           |      | 2.07 |      | -    |      | ns |  |  |  |  |  |  |
| t <sub>INHPLL</sub>   | 0.00                                           |      | 0.00 |      | -    |      | ns |  |  |  |  |  |  |
| t <sub>outcopll</sub> | 0.50                                           | 3.01 | 0.50 | 3.36 | -    | -    | ns |  |  |  |  |  |  |

| Table 82. EP       | Table 82. EP20K300E Minimum Pulse Width Timing Parameters |     |      |     |      |     |      |  |  |  |  |
|--------------------|-----------------------------------------------------------|-----|------|-----|------|-----|------|--|--|--|--|
| Symbol             | -                                                         | 1   | -2   |     | -3   | }   | Unit |  |  |  |  |
|                    | Min                                                       | Max | Min  | Max | Min  | Max |      |  |  |  |  |
| t <sub>CH</sub>    | 1.25                                                      |     | 1.43 |     | 1.67 |     | ns   |  |  |  |  |
| t <sub>CL</sub>    | 1.25                                                      |     | 1.43 |     | 1.67 |     | ns   |  |  |  |  |
| t <sub>CLRP</sub>  | 0.19                                                      |     | 0.26 |     | 0.35 |     | ns   |  |  |  |  |
| t <sub>PREP</sub>  | 0.19                                                      |     | 0.26 |     | 0.35 |     | ns   |  |  |  |  |
| t <sub>ESBCH</sub> | 1.25                                                      |     | 1.43 |     | 1.67 |     | ns   |  |  |  |  |
| t <sub>ESBCL</sub> | 1.25                                                      |     | 1.43 |     | 1.67 |     | ns   |  |  |  |  |
| t <sub>ESBWP</sub> | 1.25                                                      |     | 1.71 |     | 2.28 |     | ns   |  |  |  |  |
| t <sub>ESBRP</sub> | 1.01                                                      |     | 1.38 |     | 1.84 |     | ns   |  |  |  |  |

| Table 83. EP20K300E External Timing Parameters |      |      |      |      |      |      |    |  |  |  |  |  |
|------------------------------------------------|------|------|------|------|------|------|----|--|--|--|--|--|
| Symbol                                         | -    | 1    |      | -2   |      | -3   |    |  |  |  |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |  |
| t <sub>INSU</sub>                              | 2.31 |      | 2.44 |      | 2.57 |      | ns |  |  |  |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns |  |  |  |  |  |
| tINSUPLL                                       | 1.76 |      | 1.85 |      | -    |      | ns |  |  |  |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |  |  |
| toutcopll                                      | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns |  |  |  |  |  |

| Table 84. EP20K300E External Bidirectional Timing Parameters |      |      |      |      |      |      |    |  |  |  |
|--------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|
| Symbol                                                       | -    | 1    | -:   | 2    | -    | Unit |    |  |  |  |
|                                                              | Min  | Max  | Min  | Мах  | Min  | Max  |    |  |  |  |
| t <sub>insubidir</sub>                                       | 2.77 |      | 2.85 |      | 3.11 |      | ns |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns |  |  |  |
| t <sub>XZBIDIR</sub>                                         |      | 7.59 |      | 8.30 |      | 9.09 | ns |  |  |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.59 |      | 8.30 |      | 9.09 | ns |  |  |  |
| t <sub>insubidirpll</sub>                                    | 2.50 |      | 2.76 |      | -    |      | ns |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                      |      | 5.00 |      | 5.43 |      | -    | ns |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.00 |      | 5.43 |      | -    | ns |  |  |  |

| Table 102. EP20K1          | Table 102. EP20K1000E External Bidirectional Timing Parameters |          |         |         |         |      |    |  |  |  |  |  |
|----------------------------|----------------------------------------------------------------|----------|---------|---------|---------|------|----|--|--|--|--|--|
| Symbol                     | -1 Spee                                                        | ed Grade | -2 Spee | d Grade | -3 Spec | Unit |    |  |  |  |  |  |
|                            | Min                                                            | Max      | Min     | Max     | Min     | Max  |    |  |  |  |  |  |
| t <sub>insubidir</sub>     | 3.22                                                           |          | 3.33    |         | 3.51    |      | ns |  |  |  |  |  |
| t <sub>inhbidir</sub>      | 0.00                                                           |          | 0.00    |         | 0.00    |      | ns |  |  |  |  |  |
| toutcobidir                | 2.00                                                           | 5.75     | 2.00    | 6.33    | 2.00    | 6.90 | ns |  |  |  |  |  |
| t <sub>XZBIDIR</sub>       |                                                                | 6.31     |         | 7.09    |         | 7.76 | ns |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>       |                                                                | 6.31     |         | 7.09    |         | 7.76 | ns |  |  |  |  |  |
| t <sub>INSUBIDIRPL</sub> L | 3.25                                                           |          | 3.26    |         |         |      | ns |  |  |  |  |  |
| t <sub>inhbidirpll</sub>   | 0.00                                                           |          | 0.00    |         |         |      | ns |  |  |  |  |  |
| t <sub>outcobidirpll</sub> | 0.50                                                           | 2.25     | 0.50    | 2.99    |         |      | ns |  |  |  |  |  |
| t <sub>XZBIDIRPLL</sub>    |                                                                | 2.81     |         | 3.80    |         |      | ns |  |  |  |  |  |
| t <sub>ZXBIDIRPLL</sub>    |                                                                | 2.81     |         | 3.80    |         |      | ns |  |  |  |  |  |

Tables 103 through 108 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1500E APEX 20KE devices.

| Table 103. EP20K1500E f <sub>MAX</sub> LE Timing Microparameters |                |      |                |      |                |      |      |
|------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|
| Symbol                                                           | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|                                                                  | Min            | Max  | Min            | Max  | Min            | Max  |      |
| t <sub>SU</sub>                                                  | 0.25           |      | 0.25           |      | 0.25           |      | ns   |
| t <sub>H</sub>                                                   | 0.25           |      | 0.25           |      | 0.25           |      | ns   |
| t <sub>CO</sub>                                                  |                | 0.28 |                | 0.32 |                | 0.33 | ns   |
| t <sub>LUT</sub>                                                 |                | 0.80 |                | 0.95 |                | 1.13 | ns   |

Т

# Version 4.1

APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes:

- *t*<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104.
- Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation