# E·XFI

# Intel - EP20K100QC208-3N Datasheet



Welcome to E-XFL.COM

#### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 416                                                         |
| Number of Logic Elements/Cells | 4160                                                        |
| Total RAM Bits                 | 53248                                                       |
| Number of I/O                  | 159                                                         |
| Number of Gates                | 263000                                                      |
| Voltage - Supply               | 2.375V ~ 2.625V                                             |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 208-BFQFP                                                   |
| Supplier Device Package        | 208-PQFP (28x28)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k100qc208-3n |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible clock management circuitry with up to four phase-locked loops (PLLs)
  - Built-in low-skew clock tree
  - Up to eight global clock signals
  - ClockLock<sup>®</sup> feature reducing clock delay and skew
  - ClockBoost<sup>®</sup> feature providing clock multiplication and division
  - ClockShift<sup>TM</sup> programmable clock phase and delay shifting
- Powerful I/O features
  - Compliant with peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
  - Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.)
  - Bidirectional I/O performance  $(t_{CO} + t_{SU})$  up to 250 MHz
  - LVDS performance up to 840 Mbits per channel
  - Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic
  - MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - Programmable clamp to V<sub>CCIO</sub>
  - Individual tri-state output enable control for each pin
  - Programmable output slew-rate control to reduce switching noise
  - Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I)
  - Pull-up on I/O pins before and during configuration
- Advanced interconnect structure
  - Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect
- Advanced packaging options
  - Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7)
  - FineLine BGA<sup>®</sup> packages maximize board space efficiency
- Advanced software support
  - Software design support and automatic place-and-route provided by the Altera<sup>®</sup> Quartus<sup>®</sup> II development system for

All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required.

APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy.

After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications.

APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations.

The Quartus II software provides NativeLink interfaces to other industrystandard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture.

# **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB.

APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.





Figure 11 shows the intersection of a row and column interconnect, and how these forms of interconnects and LEs drive each other.



Figure 11. Driving the FastTrack Interconnect

APEX 20KE devices include an enhanced interconnect structure for faster routing of input signals with high fan-out. Column I/O pins can drive the FastRow<sup>™</sup> interconnect, which routes signals directly into the local interconnect without having to drive through the MegaLAB interconnect. FastRow lines traverse two MegaLAB structures. Also, these pins can drive the local interconnect directly for fast setup times. On EP20K300E and larger devices, the FastRow interconnect drives the two MegaLABs in the top left corner, the two MegaLABs in the top right corner, the two MegaLABS in the bottom left corner, and the two MegaLABs in the bottom right corner. On EP20K200E and smaller devices, FastRow interconnect drives the two MegaLABs on the top and the two MegaLABs on the bottom of the device. On all devices, the FastRow interconnect drives all local interconnect in the appropriate MegaLABs except the local interconnect on the side of the MegaLAB opposite the ESB. Pins using the FastRow interconnect achieve a faster set-up time, as the signal does not need to use a MegaLAB interconnect line to reach the destination LE. Figure 12 shows the FastRow interconnect.



Figure 12. APEX 20KE FastRow Interconnect

Table 9 summarizes how various elements of the APEX 20K architecture drive each other.

#### Figure 13. Product-Term Logic in ESB



#### Note to Figure 13:

(1) APEX 20KE devices have four dedicated clocks.

### Macrocells

APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register.

Combinatorial logic is implemented in the product terms. The productterm select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell. Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 27 shows how a row IOE connects to the interconnect.



Figure 28 shows how a column IOE connects to the interconnect.

#### Figure 28. Column IOE Connection to the Interconnect



# **Dedicated Fast I/O Pins**

APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed.



#### Figure 29. APEX 20KE I/O Banks

#### Notes to Figure 29:

- For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE Devices).
- (2) If the LVDS input and output blocks are not used for LVDS, they can support all of the I/O standards and can be used as input, output, or bidirectional pins with V<sub>CCIO</sub> set to 3.3 V, 2.5 V, or 1.8 V.

## Power Sequencing & Hot Socketing

Because APEX 20K and APEX 20KE devices can be used in a mixedvoltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the  $V_{CCIO}$  and  $V_{CCINT}$  power supplies may be powered in any order.

For more information, please refer to the "Power Sequencing Considerations" section in the *Configuring APEX 20KE & APEX 20KC Devices* chapter of the *Configuration Devices Handbook*.

Signals can be driven into APEX 20K devices before and during power-up without damaging the device. In addition, APEX 20K devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20K and APEX 20KE devices operate as specified by the user.



Figure 30. Specifications for the Incoming & Generated Clocks Note (1)

#### Note to Figure 30:

(1) The tI parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period.

Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices.

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 1 of 2) |                                                                                                                                |     |            |      |  |  |  |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------------|------|--|--|--|
| Symbol                                                                                        | Parameter                                                                                                                      | Min | Max        | Unit |  |  |  |
| f <sub>OUT</sub>                                                                              | Output frequency                                                                                                               | 25  | 180        | MHz  |  |  |  |
| f <sub>CLK1</sub> <i>(1)</i>                                                                  | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                        | 25  | 180 (1)    | MHz  |  |  |  |
| f <sub>CLK2</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                        | 16  | 90         | MHz  |  |  |  |
| f <sub>CLK4</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                        | 10  | 48         | MHz  |  |  |  |
| t <sub>outduty</sub>                                                                          | Duty cycle for ClockLock/ClockBoost-generated<br>clock                                                                         | 40  | 60         | %    |  |  |  |
| f <sub>CLKDEV</sub>                                                                           | Input deviation from user specification in the<br>Quartus II software (ClockBoost clock<br>multiplication factor equals 1) (2) |     | 25,000 (3) | PPM  |  |  |  |
| t <sub>R</sub>                                                                                | Input rise time                                                                                                                |     | 5          | ns   |  |  |  |
| t <sub>F</sub>                                                                                | Input fall time                                                                                                                |     | 5          | ns   |  |  |  |
| t <sub>LOCK</sub>                                                                             | Time required for ClockLock/ClockBoost to acquire lock (4)                                                                     |     | 10         | μs   |  |  |  |

٦

| Table 18. A             | Table 18. APEX 20KE Clock Input & Output Parameters (Part 1 of 2) Note (1) |                              |     |          |           |         |       |
|-------------------------|----------------------------------------------------------------------------|------------------------------|-----|----------|-----------|---------|-------|
| Symbol                  | Parameter                                                                  | I/O Standard -1X Speed Grade |     | ed Grade | -2X Speed | l Grade | Units |
|                         |                                                                            |                              | Min | Max      | Min       | Max     |       |
| f <sub>VCO</sub> (4)    | Voltage controlled oscillator<br>operating range                           |                              | 200 | 500      | 200       | 500     | MHz   |
| f <sub>CLOCK0</sub>     | Clock0 PLL output frequency for internal use                               |                              | 1.5 | 335      | 1.5       | 200     | MHz   |
| f <sub>CLOCK1</sub>     | Clock1 PLL output frequency for internal use                               |                              | 20  | 335      | 20        | 200     | MHz   |
| f <sub>CLOCK0_EXT</sub> | Output clock frequency for                                                 | 3.3-V LVTTL                  | 1.5 | 245      | 1.5       | 226     | MHz   |
|                         | external clock0 output                                                     | 2.5-V LVTTL                  | 1.5 | 234      | 1.5       | 221     | MHz   |
|                         |                                                                            | 1.8-V LVTTL                  | 1.5 | 223      | 1.5       | 216     | MHz   |
|                         |                                                                            | GTL+                         | 1.5 | 205      | 1.5       | 193     | MHz   |
|                         |                                                                            | SSTL-2 Class<br>I            | 1.5 | 158      | 1.5       | 157     | MHz   |
|                         |                                                                            | SSTL-2 Class<br>II           | 1.5 | 142      | 1.5       | 142     | MHz   |
|                         |                                                                            | SSTL-3 Class<br>I            | 1.5 | 166      | 1.5       | 162     | MHz   |
|                         |                                                                            | SSTL-3 Class<br>II           | 1.5 | 149      | 1.5       | 146     | MHz   |
|                         |                                                                            | LVDS                         | 1.5 | 420      | 1.5       | 350     | MHz   |
| f <sub>CLOCK1_EXT</sub> | Output clock frequency for                                                 | 3.3-V LVTTL                  | 20  | 245      | 20        | 226     | MHz   |
|                         | external clock1 output                                                     | 2.5-V LVTTL                  | 20  | 234      | 20        | 221     | MHz   |
|                         |                                                                            | 1.8-V LVTTL                  | 20  | 223      | 20        | 216     | MHz   |
|                         |                                                                            | GTL+                         | 20  | 205      | 20        | 193     | MHz   |
|                         |                                                                            | SSTL-2 Class<br>I            | 20  | 158      | 20        | 157     | MHz   |
|                         |                                                                            | SSTL-2 Class<br>II           | 20  | 142      | 20        | 142     | MHz   |
|                         |                                                                            | SSTL-3 Class<br>I            | 20  | 166      | 20        | 162     | MHz   |
|                         |                                                                            | SSTL-3 Class<br>II           | 20  | 149      | 20        | 146     | MHz   |
|                         |                                                                            | LVDS                         | 20  | 420      | 20        | 350     | MHz   |

The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices.

| Table 20. APEX 20K Boundary-Scan Register Length |                               |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |  |
| EP20K30E                                         | 420                           |  |  |  |  |  |
| EP20K60E                                         | 624                           |  |  |  |  |  |
| EP20K100                                         | 786                           |  |  |  |  |  |
| EP20K100E                                        | 774                           |  |  |  |  |  |
| EP20K160E                                        | 984                           |  |  |  |  |  |
| EP20K200                                         | 1,176                         |  |  |  |  |  |
| EP20K200E                                        | 1,164                         |  |  |  |  |  |
| EP20K300E                                        | 1,266                         |  |  |  |  |  |
| EP20K400                                         | 1,536                         |  |  |  |  |  |
| EP20K400E                                        | 1,506                         |  |  |  |  |  |
| EP20K600E                                        | 1,806                         |  |  |  |  |  |
| EP20K1000E                                       | 2,190                         |  |  |  |  |  |
| EP20K1500E                                       | 1 (1)                         |  |  |  |  |  |

#### Note to Table 20:

(1) This device does not support JTAG boundary scan testing.

| Table 2          | Table 26. APEX 20K 5.0-V Tolerant Device Capacitance Notes (2), (14) |                                     |     |     |      |  |  |  |  |  |
|------------------|----------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol           | Parameter                                                            | Conditions                          | Min | Max | Unit |  |  |  |  |  |
| C <sub>IN</sub>  | Input capacitance                                                    | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |  |  |  |
| CINCLK           | Input capacitance on dedicated clock pin                             | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |  |
| C <sub>OUT</sub> | Output capacitance                                                   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |  |  |  |

#### Notes to Tables 23 through 26:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- All APEX 20K devices are 5.0-V tolerant. (2)
- (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- Numbers in parentheses are for industrial-temperature-range devices. (4)
- Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically. (5)
- All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are (6) powered.
- (7)Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  or 3.3 V.
- These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on (8)page 62.
- (9) The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 33 on page 68.
- (10) The I<sub>OH</sub> parameter refers to high-level TTL, PCI or CMOS output current.
- (11) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (12) This value is specified for normal device operation. The value may vary during power-up.
- (13) Pin pull-up resistance values will be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (14) Capacitance is sample-tested only.

Tables 27 through 30 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KE devices.

| Table 2            | Table 27. APEX 20KE Device Absolute Maximum Ratings   Note (1) |                                                |      |     |      |  |  |  |  |  |
|--------------------|----------------------------------------------------------------|------------------------------------------------|------|-----|------|--|--|--|--|--|
| Symbol             | Parameter                                                      | Conditions                                     | Min  | Max | Unit |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage                                                 | With respect to ground (2)                     | -0.5 | 2.5 | V    |  |  |  |  |  |
| V <sub>CCIO</sub>  |                                                                |                                                | -0.5 | 4.6 | V    |  |  |  |  |  |
| VI                 | DC input voltage                                               |                                                | -0.5 | 4.6 | V    |  |  |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin                                     |                                                | -25  | 25  | mA   |  |  |  |  |  |
| T <sub>STG</sub>   | Storage temperature                                            | No bias                                        | -65  | 150 | °C   |  |  |  |  |  |
| T <sub>AMB</sub>   | Ambient temperature                                            | Under bias                                     | -65  | 135 | °C   |  |  |  |  |  |
| Τ <sub>J</sub>     | Junction temperature                                           | PQFP, RQFP, TQFP, and BGA packages, under bias |      | 135 | °C   |  |  |  |  |  |
|                    |                                                                | Ceramic PGA packages, under bias               |      | 150 | °C   |  |  |  |  |  |



Figure 34 shows the typical output drive characteristics of APEX 20K devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compatible with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). 5-V tolerant APEX 20K devices in the -1 speed grade are 5-V PCI compliant over all operating conditions.







**Altera Corporation** 

| Table 36. APE      | <b>EX 20KE Routing Timing Microparameters</b> Note (1) |
|--------------------|--------------------------------------------------------|
| Symbol             | Parameter                                              |
| t <sub>F1-4</sub>  | Fanout delay using Local Interconnect                  |
| t <sub>F5-20</sub> | Fanout delay estimate using MegaLab Interconnect       |
| t <sub>F20+</sub>  | Fanout delay estimate using FastTrack Interconnect     |

#### Note to Table 36:

 These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.

| Table 37. APEX ZUKE FUNCTIONAL TIMING MICROPARAMETERS |                                        |  |  |  |
|-------------------------------------------------------|----------------------------------------|--|--|--|
| Symbol                                                | Parameter                              |  |  |  |
| ТСН                                                   | Minimum clock high time from clock pin |  |  |  |
| TCL                                                   | Minimum clock low time from clock pin  |  |  |  |
| TCLRP                                                 | LE clear Pulse Width                   |  |  |  |
| TPREP                                                 | LE preset pulse width                  |  |  |  |
| TESBCH                                                | Clock high time for ESB                |  |  |  |
| TESBCL                                                | Clock low time for ESB                 |  |  |  |
| TESBWP                                                | Write pulse width                      |  |  |  |
| TESBRP                                                | Read pulse width                       |  |  |  |

# Table 37. APEX 20KE Functional Timing Microparameters

Tables 38 and 39 describe the APEX 20KE external timing parameters.

| Table 38. APEX 20KE External Timing Parameters Note (1) |                                                                |            |  |  |  |  |
|---------------------------------------------------------|----------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                                  | Symbol Clock Parameter Conditi                                 |            |  |  |  |  |
| t <sub>INSU</sub>                                       | Setup time with global clock at IOE input register             |            |  |  |  |  |
| t <sub>INH</sub>                                        | Hold time with global clock at IOE input register              |            |  |  |  |  |
| t <sub>оитсо</sub>                                      | Clock-to-output delay with global clock at IOE output register | C1 = 10 pF |  |  |  |  |
| t <sub>INSUPLL</sub>                                    | Setup time with PLL clock at IOE input register                |            |  |  |  |  |
| t <sub>INHPLL</sub>                                     | Hold time with PLL clock at IOE input register                 |            |  |  |  |  |
| t <sub>OUTCOPLL</sub>                                   | Clock-to-output delay with PLL clock at IOE output register    | C1 = 10 pF |  |  |  |  |

| Table 41. EP20K200 f <sub>MAX</sub> Timing Parameters |         |         |         |                |     |                |    |
|-------------------------------------------------------|---------|---------|---------|----------------|-----|----------------|----|
| Symbol                                                | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |    |
|                                                       | Min     | Max     | Min     | Max            | Min | Max            |    |
| t <sub>SU</sub>                                       | 0.5     |         | 0.6     |                | 0.8 |                | ns |
| t <sub>H</sub>                                        | 0.7     |         | 0.8     |                | 1.0 |                | ns |
| t <sub>CO</sub>                                       |         | 0.3     |         | 0.4            |     | 0.5            | ns |
| t <sub>LUT</sub>                                      |         | 0.8     |         | 1.0            |     | 1.3            | ns |
| t <sub>ESBRC</sub>                                    |         | 1.7     |         | 2.1            |     | 2.4            | ns |
| t <sub>ESBWC</sub>                                    |         | 5.7     |         | 6.9            |     | 8.1            | ns |
| t <sub>ESBWESU</sub>                                  | 3.3     |         | 3.9     |                | 4.6 |                | ns |
| t <sub>ESBDATASU</sub>                                | 2.2     |         | 2.7     |                | 3.1 |                | ns |
| t <sub>ESBDATAH</sub>                                 | 0.6     |         | 0.8     |                | 0.9 |                | ns |
| t <sub>ESBADDRSU</sub>                                | 2.4     |         | 2.9     |                | 3.3 |                | ns |
| t <sub>ESBDATACO1</sub>                               |         | 1.3     |         | 1.6            |     | 1.8            | ns |
| t <sub>ESBDATACO2</sub>                               |         | 2.6     |         | 3.1            |     | 3.6            | ns |
| t <sub>ESBDD</sub>                                    |         | 2.5     |         | 3.3            |     | 3.6            | ns |
| t <sub>PD</sub>                                       |         | 2.5     |         | 3.0            |     | 3.6            | ns |
| t <sub>PTERMSU</sub>                                  | 2.3     |         | 2.7     |                | 3.2 |                | ns |
| t <sub>PTERMCO</sub>                                  |         | 1.5     |         | 1.8            |     | 2.1            | ns |
| t <sub>F1-4</sub>                                     |         | 0.5     |         | 0.6            |     | 0.7            | ns |
| t <sub>F5-20</sub>                                    |         | 1.6     |         | 1.7            |     | 1.8            | ns |
| t <sub>F20+</sub>                                     |         | 2.2     |         | 2.2            |     | 2.3            | ns |
| t <sub>CH</sub>                                       | 2.0     |         | 2.5     |                | 3.0 |                | ns |
| t <sub>CL</sub>                                       | 2.0     |         | 2.5     |                | 3.0 |                | ns |
| t <sub>CLRP</sub>                                     | 0.3     |         | 0.4     |                | 0.4 |                | ns |
| t <sub>PREP</sub>                                     | 0.4     |         | 0.5     |                | 0.5 |                | ns |
| t <sub>ESBCH</sub>                                    | 2.0     |         | 2.5     |                | 3.0 |                | ns |
| t <sub>ESBCL</sub>                                    | 2.0     |         | 2.5     |                | 3.0 |                | ns |
| t <sub>ESBWP</sub>                                    | 1.6     |         | 1.9     |                | 2.2 |                | ns |
| t <sub>ESBRP</sub>                                    | 1.0     |         | 1.3     |                | 1.4 |                | ns |

| Table 43. EP20K100 External Timing Parameters |        |                |     |                |     |                |    |  |
|-----------------------------------------------|--------|----------------|-----|----------------|-----|----------------|----|--|
| Symbol                                        | -1 Spe | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |    |  |
|                                               | Min    | Мах            | Min | Max            | Min | Max            |    |  |
| t <sub>INSU</sub> (1)                         | 2.3    |                | 2.8 |                | 3.2 |                | ns |  |
| t <sub>INH</sub> (1)                          | 0.0    |                | 0.0 |                | 0.0 |                | ns |  |
| t <sub>OUTCO</sub> (1)                        | 2.0    | 4.5            | 2.0 | 4.9            | 2.0 | 6.6            | ns |  |
| t <sub>INSU</sub> (2)                         | 1.1    |                | 1.2 |                | -   |                | ns |  |
| t <sub>INH</sub> (2)                          | 0.0    |                | 0.0 |                | -   |                | ns |  |
| t <sub>OUTCO</sub> (2)                        | 0.5    | 2.7            | 0.5 | 3.1            | _   | 4.8            | ns |  |

| Table 44. EP20K100 External Bidirectional Timing Parameters |        |          |        |                |     |                |    |
|-------------------------------------------------------------|--------|----------|--------|----------------|-----|----------------|----|
| Symbol                                                      | -1 Spe | ed Grade | -2 Spe | -2 Speed Grade |     | -3 Speed Grade |    |
|                                                             | Min    | Мах      | Min    | Max            | Min | Max            |    |
| t <sub>INSUBIDIR</sub> (1)                                  | 2.3    |          | 2.8    |                | 3.2 |                | ns |
| t <sub>INHBIDIR</sub> (1)                                   | 0.0    |          | 0.0    |                | 0.0 |                | ns |
| t <sub>OUTCOBIDIR</sub>                                     | 2.0    | 4.5      | 2.0    | 4.9            | 2.0 | 6.6            | ns |
| t <sub>XZBIDIR</sub> (1)                                    |        | 5.0      |        | 5.9            |     | 6.9            | ns |
| t <sub>ZXBIDIR</sub> (1)                                    |        | 5.0      |        | 5.9            |     | 6.9            | ns |
| t <sub>INSUBIDIR</sub> (2)                                  | 1.0    |          | 1.2    |                | -   |                | ns |
| t <sub>inhbidir</sub> (2)                                   | 0.0    |          | 0.0    |                | -   |                | ns |
| toutcobidir<br><i>(2)</i>                                   | 0.5    | 2.7      | 0.5    | 3.1            | -   | -              | ns |
| t <sub>XZBIDIR</sub> (2)                                    |        | 4.3      |        | 5.0            |     | -              | ns |
| t <sub>ZXBIDIR</sub> (2)                                    |        | 4.3      |        | 5.0            |     | -              | ns |

| Table 45. EP20K200 External Timing Parameters |                |     |        |                |     |                |    |  |  |  |
|-----------------------------------------------|----------------|-----|--------|----------------|-----|----------------|----|--|--|--|
| Symbol                                        | -1 Speed Grade |     | -2 Spe | -2 Speed Grade |     | -3 Speed Grade |    |  |  |  |
|                                               | Min            | Max | Min    | Мах            | Min | Max            |    |  |  |  |
| t <sub>INSU</sub> (1)                         | 1.9            |     | 2.3    |                | 2.6 |                | ns |  |  |  |
| t <sub>INH</sub> (1)                          | 0.0            |     | 0.0    |                | 0.0 |                | ns |  |  |  |
| t <sub>OUTCO</sub> (1)                        | 2.0            | 4.6 | 2.0    | 5.6            | 2.0 | 6.8            | ns |  |  |  |
| t <sub>INSU</sub> (2)                         | 1.1            |     | 1.2    |                | -   |                | ns |  |  |  |
| t <sub>INH</sub> (2)                          | 0.0            |     | 0.0    |                | -   |                | ns |  |  |  |
| t <sub>оитсо</sub> <i>(2)</i>                 | 0.5            | 2.7 | 0.5    | 3.1            | -   | -              | ns |  |  |  |

| Table 69. EP20K160E f <sub>MAX</sub> Routing Delays |           |      |     |      |     |      |      |  |  |  |
|-----------------------------------------------------|-----------|------|-----|------|-----|------|------|--|--|--|
| Symbol                                              | Symbol -1 |      | -2  |      | -3  |      | Unit |  |  |  |
|                                                     | Min       | Max  | Min | Max  | Min | Max  |      |  |  |  |
| t <sub>F1-4</sub>                                   |           | 0.25 |     | 0.26 |     | 0.28 | ns   |  |  |  |
| t <sub>F5-20</sub>                                  |           | 1.00 |     | 1.18 |     | 1.35 | ns   |  |  |  |
| t <sub>F20+</sub>                                   |           | 1.95 |     | 2.19 |     | 2.30 | ns   |  |  |  |

| Symbol             | -1   |     | -2   |     | -3   |     | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max |      |
| t <sub>CH</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CL</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>ESBCH</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBCL</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBWP</sub> | 1.15 |     | 1.45 |     | 1.73 |     | ns   |
| t <sub>ESBRP</sub> | 0.93 |     | 1.15 |     | 1.38 |     | ns   |

| Table 71. EP20K160E External Timing Parameters |      |      |      |      |      |      |    |  |  |  |  |
|------------------------------------------------|------|------|------|------|------|------|----|--|--|--|--|
| Symbol                                         | -1   |      |      | -2   | -3   | Unit |    |  |  |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |
| t <sub>INSU</sub>                              | 2.23 |      | 2.34 |      | 2.47 |      | ns |  |  |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns |  |  |  |  |
| t <sub>INSUPLL</sub>                           | 2.12 |      | 2.07 |      | -    |      | ns |  |  |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |  |
| t <sub>outcopll</sub>                          | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns |  |  |  |  |

| Table 78. EP20K200E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |  |  |
|--------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                                       | -1   |      | -    | 2    | -3   |      | Unit |  |  |
|                                                              | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>insubidir</sub>                                       | 2.81 |      | 3.19 |      | 3.54 |      | ns   |  |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns   |  |  |
| t <sub>xzbidir</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns   |  |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns   |  |  |
| t <sub>insubidirpll</sub>                                    | 3.30 |      | 3.64 |      | -    |      | ns   |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns   |  |  |
| t <sub>xzbidirpll</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns   |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns   |  |  |

Tables 79 through 84 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices.

| Table 79. EP20K300E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |  |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|------|--|--|--|
| Symbol                                                         | -1   |      | -2   |      | -3   |      | Unit |  |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |  |
| t <sub>SU</sub>                                                | 0.16 |      | 0.17 |      | 0.18 |      | ns   |  |  |  |
| t <sub>H</sub>                                                 | 0.31 |      | 0.33 |      | 0.38 |      | ns   |  |  |  |
| t <sub>CO</sub>                                                |      | 0.28 |      | 0.38 |      | 0.51 | ns   |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.79 |      | 1.07 |      | 1.43 | ns   |  |  |  |

| Table 102. EP20K1000E External Bidirectional Timing Parameters |                |      |         |         |         |      |    |  |  |  |
|----------------------------------------------------------------|----------------|------|---------|---------|---------|------|----|--|--|--|
| Symbol                                                         | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spec | Unit |    |  |  |  |
|                                                                | Min            | Max  | Min     | Max     | Min     | Max  |    |  |  |  |
| t <sub>insubidir</sub>                                         | 3.22           |      | 3.33    |         | 3.51    |      | ns |  |  |  |
| t <sub>inhbidir</sub>                                          | 0.00           |      | 0.00    |         | 0.00    |      | ns |  |  |  |
| toutcobidir                                                    | 2.00           | 5.75 | 2.00    | 6.33    | 2.00    | 6.90 | ns |  |  |  |
| t <sub>XZBIDIR</sub>                                           |                | 6.31 |         | 7.09    |         | 7.76 | ns |  |  |  |
| t <sub>ZXBIDIR</sub>                                           |                | 6.31 |         | 7.09    |         | 7.76 | ns |  |  |  |
| t <sub>INSUBIDIRPL</sub> L                                     | 3.25           |      | 3.26    |         |         |      | ns |  |  |  |
| t <sub>inhbidirpll</sub>                                       | 0.00           |      | 0.00    |         |         |      | ns |  |  |  |
| t <sub>outcobidirpll</sub>                                     | 0.50           | 2.25 | 0.50    | 2.99    |         |      | ns |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                        |                | 2.81 |         | 3.80    |         |      | ns |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                        |                | 2.81 |         | 3.80    |         |      | ns |  |  |  |

Tables 103 through 108 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1500E APEX 20KE devices.

| Table 103. EP20K1500E f <sub>MAX</sub> LE Timing Microparameters |         |                |      |                |      |                |    |  |  |  |
|------------------------------------------------------------------|---------|----------------|------|----------------|------|----------------|----|--|--|--|
| Symbol                                                           | -1 Spee | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |    |  |  |  |
|                                                                  | Min     | Max            | Min  | Max            | Min  | Max            |    |  |  |  |
| t <sub>SU</sub>                                                  | 0.25    |                | 0.25 |                | 0.25 |                | ns |  |  |  |
| t <sub>H</sub>                                                   | 0.25    |                | 0.25 |                | 0.25 |                | ns |  |  |  |
| t <sub>CO</sub>                                                  |         | 0.28           |      | 0.32           |      | 0.33           | ns |  |  |  |
| t <sub>LUT</sub>                                                 |         | 0.80           |      | 0.95           |      | 1.13           | ns |  |  |  |

Т