# Intel - EP20K100QI240-2 Datasheet





Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 416                                                        |
| Number of Logic Elements/Cells | 4160                                                       |
| Total RAM Bits                 | 53248                                                      |
| Number of I/O                  | 189                                                        |
| Number of Gates                | 263000                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 240-BFQFP                                                  |
| Supplier Device Package        | 240-PQFP (32x32)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k100qi240-2 |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### LAB-Wide Normal Mode (1) Clock Enable (2) Carry-In (3) Cascade-In LE-Out data1 data2 PRN 4-Input D Q LUT data3 LE-Out ENA data4 CLRN Cascade-Out LAB-Wide Arithmetic Mode Clock Enable (2) Carry-In Cascade-In LE-Out PRN data1 Q D 3-Input data2 LUT LE-Out ENA CLRN 3-Input LUT Cascade-Out Carry-Out

### Figure 8. APEX 20K LE Operating Modes





#### Notes to Figure 8:

- (1) LEs in normal mode support register packing.
- (2) There are two LAB-wide clock enables per LAB.
- (3) When using the carry-in in normal mode, the packed register feature is unavailable.
- (4) A register feedback multiplexer is available on LE1 of each LAB.
- (5) The DATA1 and DATA2 input signals can supply counter enable, up or down control, or register feedback signals for LEs other than the second LE in an LAB.
- (6) The LAB-wide synchronous clear and LAB wide synchronous load affect all registers in an LAB.

The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

## Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

## FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.

| Table 9. AP                         | EX 20K         | Routing S         | Scheme |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |  |  |  |  |
|-------------------------------------|----------------|-------------------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------|-------------------------------------|-------------------------|--|--|--|--|
| Source                              |                | Destination       |        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |  |  |  |  |
|                                     | Row<br>I/O Pin | Column<br>I/O Pin | LE     | ESB | Local<br>Interconnect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MegaLAB<br>Interconnect | Row<br>FastTrack<br>Interconnect | Column<br>FastTrack<br>Interconnect | FastRow<br>Interconnect |  |  |  |  |
| Row I/O Pin                         |                |                   |        |     | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~                       | ~                                | ~                                   |                         |  |  |  |  |
| Column I/O<br>Pin                   |                |                   |        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  | ~                                   | ✓<br>(1)                |  |  |  |  |
| LE                                  |                |                   |        |     | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~                       | ~                                | ~                                   |                         |  |  |  |  |
| ESB                                 |                |                   |        |     | <ul> <li>Image: A set of the set of the</li></ul> | ~                       | ~                                | ~                                   |                         |  |  |  |  |
| Local<br>Interconnect               | ~              | ~                 | ~      | ~   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |  |  |  |  |
| MegaLAB<br>Interconnect             |                |                   |        |     | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |                                  |                                     |                         |  |  |  |  |
| Row<br>FastTrack<br>Interconnect    |                |                   |        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~                       |                                  | ~                                   |                         |  |  |  |  |
| Column<br>FastTrack<br>Interconnect |                |                   |        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~                       | ~                                |                                     |                         |  |  |  |  |
| FastRow<br>Interconnect             |                |                   |        |     | ✓<br>(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         |                                  |                                     |                         |  |  |  |  |

#### Note to Table 9:

(1) This connection is supported in APEX 20KE devices only.

## Product-Term Logic

The product-term portion of the MultiCore architecture is implemented with the ESB. The ESB can be configured to act as a block of macrocells on an ESB-by-ESB basis. Each ESB is fed by 32 inputs from the adjacent local interconnect; therefore, it can be driven by the MegaLAB interconnect or the adjacent LAB. Also, nine ESB macrocells feed back into the ESB through the local interconnect for higher performance. Dedicated clock pins, global signals, and additional inputs from the local interconnect drive the ESB control signals.

In product-term mode, each ESB contains 16 macrocells. Each macrocell consists of two product terms and a programmable register. Figure 13 shows the ESB in product-term mode.

#### Figure 13. Product-Term Logic in ESB



#### Note to Figure 13:

(1) APEX 20KE devices have four dedicated clocks.

### Macrocells

APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register.

Combinatorial logic is implemented in the product terms. The productterm select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell.



#### Figure 14. APEX 20K Macrocell

For registered functions, each macrocell register can be programmed individually to implement D, T, JK, or SR operation with programmable clock control. The register can be bypassed for combinatorial operation. During design entry, the designer specifies the desired register type; the Quartus II software then selects the most efficient register operation for each registered function to optimize resource utilization. The Quartus II software or other synthesis tools can also select the most efficient register operation automatically when synthesizing HDL designs.

Each programmable register can be clocked by one of two ESB-wide clocks. The ESB-wide clocks can be generated from device dedicated clock pins, global signals, or local interconnect. Each clock also has an associated clock enable, generated from the local interconnect. The clock and clock enable signals are related for a particular ESB; any macrocell using a clock also uses the associated clock enable.

If both the rising and falling edges of a clock are used in an ESB, both ESB-wide clock signals are used.

## Input/Output Clock Mode

The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode.



#### Figure 21. ESB in Input/Output Clock Mode

#### Notes to Figure 21:

All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. (1)APEX 20KE devices have four dedicated clocks. (2)

## Single-Port Mode

The APEX 20K ESB also supports a single-port mode, which is used when simultaneous reads and writes are not required. See Figure 22.

#### Altera Corporation



For more information on APEX 20KE devices and CAM, see *Application* Note 119 (Implementing High-Speed Search Applications with APEX CAM).

## **Driving Signals to the ESB**

ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic.





(1) APEX 20KE devices have four dedicated clocks.

An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack Interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device.

## Implementing Logic in ROM

In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate.

## **Programmable Speed/Power Control**

APEX 20K ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>™</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current.

Designers can program each ESB in the APEX 20K device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power.

# I/O Structure

The APEX 20K IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times, or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The Quartus II software Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20K IOE offers one output enable per pin, the Quartus II software Compiler can emulate open-drain operation efficiently.

The APEX 20K IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay. Figure 28 shows how a column IOE connects to the interconnect.

#### Figure 28. Column IOE Connection to the Interconnect



## **Dedicated Fast I/O Pins**

APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed.

| Table 18. A             | PEX 20KE Clock Input & Out                       | put Parameters     | (Part 1 | of 2) Note | e (1)     |         |       |
|-------------------------|--------------------------------------------------|--------------------|---------|------------|-----------|---------|-------|
| Symbol                  | Parameter                                        | I/O Standard       | -1X Spe | ed Grade   | -2X Speed | l Grade | Units |
|                         |                                                  |                    | Min     | Max        | Min       | Max     |       |
| f <sub>VCO</sub> (4)    | Voltage controlled oscillator<br>operating range |                    | 200     | 500        | 200       | 500     | MHz   |
| f <sub>CLOCK0</sub>     | Clock0 PLL output frequency for internal use     |                    | 1.5     | 335        | 1.5       | 200     | MHz   |
| f <sub>CLOCK1</sub>     | Clock1 PLL output frequency for internal use     |                    | 20      | 335        | 20        | 200     | MHz   |
| f <sub>CLOCK0_EXT</sub> | Output clock frequency for                       | 3.3-V LVTTL        | 1.5     | 245        | 1.5       | 226     | MHz   |
|                         | external clock0 output                           | 2.5-V LVTTL        | 1.5     | 234        | 1.5       | 221     | MHz   |
|                         |                                                  | 1.8-V LVTTL        | 1.5     | 223        | 1.5       | 216     | MHz   |
|                         |                                                  | GTL+               | 1.5     | 205        | 1.5       | 193     | MHz   |
|                         |                                                  | SSTL-2 Class<br>I  | 1.5     | 158        | 1.5       | 157     | MHz   |
|                         |                                                  | SSTL-2 Class<br>II | 1.5     | 142        | 1.5       | 142     | MHz   |
|                         |                                                  | SSTL-3 Class<br>I  | 1.5     | 166        | 1.5       | 162     | MHz   |
|                         |                                                  | SSTL-3 Class<br>II | 1.5     | 149        | 1.5       | 146     | MHz   |
|                         |                                                  | LVDS               | 1.5     | 420        | 1.5       | 350     | MHz   |
| f <sub>CLOCK1_EXT</sub> | Output clock frequency for                       | 3.3-V LVTTL        | 20      | 245        | 20        | 226     | MHz   |
|                         | external clock1 output                           | 2.5-V LVTTL        | 20      | 234        | 20        | 221     | MHz   |
|                         |                                                  | 1.8-V LVTTL        | 20      | 223        | 20        | 216     | MHz   |
|                         |                                                  | GTL+               | 20      | 205        | 20        | 193     | MHz   |
|                         |                                                  | SSTL-2 Class<br>I  | 20      | 158        | 20        | 157     | MHz   |
|                         |                                                  | SSTL-2 Class<br>II | 20      | 142        | 20        | 142     | MHz   |
|                         |                                                  | SSTL-3 Class<br>I  | 20      | 166        | 20        | 162     | MHz   |
|                         |                                                  | SSTL-3 Class<br>II | 20      | 149        | 20        | 146     | MHz   |
|                         |                                                  | LVDS               | 20      | 420        | 20        | 350     | MHz   |

| Table 2           | 9. APEX 20KE Device DC Opera                                              | nting Conditions No                                                                   | otes (7), (8), (9)                   |     |                                      |      |
|-------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------|-----|--------------------------------------|------|
| Symbol            | Parameter                                                                 | Conditions                                                                            | Min                                  | Тур | Max                                  | Unit |
| V <sub>IH</sub>   | High-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                     |                                                                                       | 1.7, 0.5 × V <sub>CCIO</sub><br>(10) |     | 4.1                                  | V    |
| V <sub>IL</sub>   | Low-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                      |                                                                                       | -0.5                                 |     | 0.8, 0.3 × V <sub>CCIO</sub><br>(10) | V    |
| V <sub>OH</sub>   | 3.3-V high-level LVTTL output voltage                                     | I <sub>OH</sub> = -12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                       | 2.4                                  |     |                                      | V    |
|                   | 3.3-V high-level LVCMOS output voltage                                    | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                      | V <sub>CCIO</sub> – 0.2              |     |                                      | V    |
|                   | 3.3-V high-level PCI output voltage                                       | I <sub>OH</sub> = -0.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(11)           | $0.9 	imes V_{CCIO}$                 |     |                                      | V    |
|                   | 2.5-V high-level output voltage                                           | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                      | 2.1                                  |     |                                      | V    |
|                   |                                                                           | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                        | 2.0                                  |     |                                      | V    |
|                   |                                                                           | I <sub>OH</sub> = -2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                        | 1.7                                  |     |                                      | V    |
| V <sub>OL</sub>   | 3.3-V low-level LVTTL output voltage                                      | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(12)</i>                 |                                      |     | 0.4                                  | V    |
|                   | 3.3-V low-level LVCMOS output<br>voltage                                  | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V ( <i>12</i> )              |                                      |     | 0.2                                  | V    |
|                   | 3.3-V low-level PCI output voltage                                        | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(12) |                                      |     | 0.1 × V <sub>CCIO</sub>              | V    |
|                   | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V ( <i>12</i> )              |                                      |     | 0.2                                  | V    |
|                   |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>                  |                                      |     | 0.4                                  | V    |
|                   |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>                  |                                      |     | 0.7                                  | V    |
| I <sub>I</sub>    | Input pin leakage current                                                 | V <sub>1</sub> = 4.1 to -0.5 V (13)                                                   | -10                                  |     | 10                                   | μΑ   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                        | V <sub>O</sub> = 4.1 to -0.5 V (13)                                                   | -10                                  |     | 10                                   | μA   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | V <sub>I</sub> = ground, no load, no<br>toggling inputs, -1 speed<br>grade            |                                      | 10  |                                      | mA   |
|                   |                                                                           | V <sub>1</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades       |                                      | 5   |                                      | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (14)                                                        | 20                                   |     | 50                                   | kΩ   |
|                   | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (14)                                                      | 30                                   |     | 80                                   | kΩ   |
|                   |                                                                           | V <sub>CCIO</sub> = 1.71 V (14)                                                       | 60                                   |     | 150                                  | kΩ   |

P

For DC Operating Specifications on APEX 20KE I/O standards, please refer to *Application Note 117 (Using Selectable I/O Standards in Altera Devices).* 

| Table 30.        | Table 30. APEX 20KE Device Capacitance     Note (15) |                                     |     |     |      |  |  |  |  |  |
|------------------|------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol           | Parameter                                            | Conditions                          | Min | Max | Unit |  |  |  |  |  |
| C <sub>IN</sub>  | Input capacitance                                    | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |  |  |  |
| CINCLK           | Input capacitance on<br>dedicated clock pin          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |  |
| C <sub>OUT</sub> | Output capacitance                                   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |  |  |  |

#### Notes to Tables 27 through 30:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to the voltage shown in the following table based on input duty cycle for input currents less than 100 mA. The overshoot is dependent upon duty cycle of the signal. The DC case is equivalent to 100% duty cycle.

| Vin  | Max. Duty Cycle |
|------|-----------------|
| 4.0V | 100% (DC)       |
| 4.1  | 90%             |

- 4.2 50%
- 4.3 30%
- 4.4 17%
- 4.5 10%
- (6) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (7) Typical values are for  $T_A = 25^\circ$  C,  $V_{CCINT} = 1.8$  V, and  $V_{CCIO} = 1.8$  V, 2.5 V or 3.3 V.
- (8) These values are specified under the APEX 20KE device recommended operating conditions, shown in Table 24 on page 60.
- (9) Refer to Application Note 117 (Using Selectable I/O Standards in Altera Devices) for the V<sub>IH</sub>, V<sub>IL</sub>, V<sub>OH</sub>, V<sub>OL</sub>, and I<sub>I</sub> parameters when VCCIO = 1.8 V.
- (10) The APEX 20KE input buffers are compatible with 1.8-V, 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant. Input buffers also meet specifications for GTL+, CTT, AGP, SSTL-2, SSTL-3, and HSTL.
- (11) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (12) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (13) This value is specified for normal device operation. The value may vary during power-up.
- (14) Pin pull-up resistance values will be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (15) Capacitance is sample-tested only.

Figure 33 shows the relationship between  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  for 3.3-V PCI compliance on APEX 20K devices.

| Symbol                  | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |    |  |
|-------------------------|---------|----------|---------|----------------|-----|----------------|----|--|
|                         | Min     | Max      | Min     | Max            | Min | Max            |    |  |
| t <sub>SU</sub>         | 0.1     |          | 0.3     |                | 0.6 |                | ns |  |
| t <sub>H</sub>          | 0.5     |          | 0.8     |                | 0.9 |                | ns |  |
| t <sub>CO</sub>         |         | 0.1      |         | 0.4            |     | 0.6            | ns |  |
| t <sub>LUT</sub>        |         | 1.0      |         | 1.2            |     | 1.4            | ns |  |
| t <sub>ESBRC</sub>      |         | 1.7      |         | 2.1            |     | 2.4            | ns |  |
| t <sub>ESBWC</sub>      |         | 5.7      |         | 6.9            |     | 8.1            | ns |  |
| t <sub>ESBWESU</sub>    | 3.3     |          | 3.9     |                | 4.6 |                | ns |  |
| t <sub>ESBDATASU</sub>  | 2.2     |          | 2.7     |                | 3.1 |                | ns |  |
| t <sub>ESBDATAH</sub>   | 0.6     |          | 0.8     |                | 0.9 |                | ns |  |
| t <sub>ESBADDRSU</sub>  | 2.4     |          | 2.9     |                | 3.3 |                | ns |  |
| t <sub>ESBDATACO1</sub> |         | 1.3      |         | 1.6            |     | 1.8            | ns |  |
| t <sub>ESBDATACO2</sub> |         | 2.5      |         | 3.1            |     | 3.6            | ns |  |
| t <sub>ESBDD</sub>      |         | 2.5      |         | 3.3            |     | 3.6            | ns |  |
| t <sub>PD</sub>         |         | 2.5      |         | 3.1            |     | 3.6            | ns |  |
| t <sub>PTERMSU</sub>    | 1.7     |          | 2.1     |                | 2.4 |                | ns |  |
| t <sub>PTERMCO</sub>    |         | 1.0      |         | 1.2            |     | 1.4            | ns |  |
| t <sub>F1-4</sub>       |         | 0.4      |         | 0.5            |     | 0.6            | ns |  |
| t <sub>F5-20</sub>      |         | 2.6      |         | 2.8            |     | 2.9            | ns |  |
| t <sub>F20+</sub>       |         | 3.7      |         | 3.8            |     | 3.9            | ns |  |
| t <sub>CH</sub>         | 2.0     |          | 2.5     |                | 3.0 |                | ns |  |
| t <sub>CL</sub>         | 2.0     |          | 2.5     |                | 3.0 |                | ns |  |
| t <sub>CLRP</sub>       | 0.5     |          | 0.6     |                | 0.8 |                | ns |  |
| t <sub>PREP</sub>       | 0.5     |          | 0.5     |                | 0.5 |                | ns |  |
| t <sub>ESBCH</sub>      | 2.0     |          | 2.5     |                | 3.0 |                | ns |  |
| t <sub>ESBCL</sub>      | 2.0     |          | 2.5     |                | 3.0 |                | ns |  |
| t <sub>ESBWP</sub>      | 1.5     |          | 1.9     |                | 2.2 |                | ns |  |
| t <sub>ESBRP</sub>      | 1.0     |          | 1.2     |                | 1.4 |                | ns |  |

Tables 43 through 48 show the I/O external and external bidirectional timing parameter values for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Table 43. EP20K100 External Timing Parameters |                |     |                |     |         |                |    |  |  |  |  |
|-----------------------------------------------|----------------|-----|----------------|-----|---------|----------------|----|--|--|--|--|
| Symbol                                        | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | -3 Speed Grade |    |  |  |  |  |
|                                               | Min            | Мах | Min            | Max | Min     | Max            |    |  |  |  |  |
| t <sub>INSU</sub> (1)                         | 2.3            |     | 2.8            |     | 3.2     |                | ns |  |  |  |  |
| t <sub>INH</sub> (1)                          | 0.0            |     | 0.0            |     | 0.0     |                | ns |  |  |  |  |
| t <sub>OUTCO</sub> (1)                        | 2.0            | 4.5 | 2.0            | 4.9 | 2.0     | 6.6            | ns |  |  |  |  |
| t <sub>INSU</sub> (2)                         | 1.1            |     | 1.2            |     | -       |                | ns |  |  |  |  |
| t <sub>INH</sub> (2)                          | 0.0            |     | 0.0            |     | -       |                | ns |  |  |  |  |
| t <sub>OUTCO</sub> (2)                        | 0.5            | 2.7 | 0.5            | 3.1 | _       | 4.8            | ns |  |  |  |  |

| Table 44. EP20K100 External Bidirectional Timing Parameters |        |          |        |                |     |                |    |  |  |
|-------------------------------------------------------------|--------|----------|--------|----------------|-----|----------------|----|--|--|
| Symbol                                                      | -1 Spe | ed Grade | -2 Spe | -2 Speed Grade |     | -3 Speed Grade |    |  |  |
|                                                             | Min    | Мах      | Min    | Max            | Min | Max            |    |  |  |
| t <sub>INSUBIDIR</sub> (1)                                  | 2.3    |          | 2.8    |                | 3.2 |                | ns |  |  |
| t <sub>INHBIDIR</sub> (1)                                   | 0.0    |          | 0.0    |                | 0.0 |                | ns |  |  |
| t <sub>OUTCOBIDIR</sub>                                     | 2.0    | 4.5      | 2.0    | 4.9            | 2.0 | 6.6            | ns |  |  |
| t <sub>XZBIDIR</sub> (1)                                    |        | 5.0      |        | 5.9            |     | 6.9            | ns |  |  |
| t <sub>ZXBIDIR</sub> (1)                                    |        | 5.0      |        | 5.9            |     | 6.9            | ns |  |  |
| t <sub>INSUBIDIR</sub> (2)                                  | 1.0    |          | 1.2    |                | -   |                | ns |  |  |
| t <sub>inhbidir</sub> (2)                                   | 0.0    |          | 0.0    |                | -   |                | ns |  |  |
| toutcobidir<br><i>(2)</i>                                   | 0.5    | 2.7      | 0.5    | 3.1            | -   | -              | ns |  |  |
| t <sub>XZBIDIR</sub> (2)                                    |        | 4.3      |        | 5.0            |     | -              | ns |  |  |
| t <sub>ZXBIDIR</sub> (2)                                    |        | 4.3      |        | 5.0            |     | -              | ns |  |  |

| Table 45. EP20K200 External Timing Parameters |                                                   |     |         |      |     |     |    |  |  |  |
|-----------------------------------------------|---------------------------------------------------|-----|---------|------|-----|-----|----|--|--|--|
| Symbol                                        | nbol -1 Speed Grade -2 Speed Grade -3 Speed Grade |     | d Grade | Unit |     |     |    |  |  |  |
|                                               | Min                                               | Max | Min     | Мах  | Min | Мах |    |  |  |  |
| t <sub>INSU</sub> (1)                         | 1.9                                               |     | 2.3     |      | 2.6 |     | ns |  |  |  |
| t <sub>INH</sub> (1)                          | 0.0                                               |     | 0.0     |      | 0.0 |     | ns |  |  |  |
| t <sub>OUTCO</sub> (1)                        | 2.0                                               | 4.6 | 2.0     | 5.6  | 2.0 | 6.8 | ns |  |  |  |
| t <sub>INSU</sub> (2)                         | 1.1                                               |     | 1.2     |      | -   |     | ns |  |  |  |
| t <sub>INH</sub> (2)                          | 0.0                                               |     | 0.0     |      | -   |     | ns |  |  |  |
| t <sub>оитсо</sub> <i>(2)</i>                 | 0.5                                               | 2.7 | 0.5     | 3.1  | -   | -   | ns |  |  |  |

## APEX 20K Programmable Logic Device Family Data Sheet

| Table 87. EP20K400E f <sub>MAX</sub> Routing Delays |        |          |        |                           |     |      |    |  |  |  |  |  |
|-----------------------------------------------------|--------|----------|--------|---------------------------|-----|------|----|--|--|--|--|--|
| Symbol                                              | -1 Spe | ed Grade | -2 Spe | peed Grade -3 Speed Grade |     | Unit |    |  |  |  |  |  |
|                                                     | Min    | Max      | Min    | Max                       | Min | Max  |    |  |  |  |  |  |
| t <sub>F1-4</sub>                                   |        | 0.25     |        | 0.25                      |     | 0.26 | ns |  |  |  |  |  |
| t <sub>F5-20</sub>                                  |        | 1.01     |        | 1.12                      |     | 1.25 | ns |  |  |  |  |  |
| t <sub>F20+</sub>                                   |        | 3.71     |        | 3.92                      |     | 4.17 | ns |  |  |  |  |  |

| Symbol             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|--------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                    | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>CH</sub>    | 1.36           |     | 2.22           |     | 2.35           |     | ns   |
| t <sub>CL</sub>    | 1.36           |     | 2.26           |     | 2.35           |     | ns   |
| t <sub>CLRP</sub>  | 0.18           |     | 0.18           |     | 0.19           |     | ns   |
| t <sub>PREP</sub>  | 0.18           |     | 0.18           |     | 0.19           |     | ns   |
| t <sub>ESBCH</sub> | 1.36           |     | 2.26           |     | 2.35           |     | ns   |
| t <sub>ESBCL</sub> | 1.36           |     | 2.26           |     | 2.35           |     | ns   |
| t <sub>ESBWP</sub> | 1.17           |     | 1.38           |     | 1.56           |     | ns   |
| t <sub>ESBRP</sub> | 0.94           |     | 1.09           |     | 1.25           |     | ns   |

| Table 89. EP20K400E External Timing Parameters |                    |      |         |          |                  |      |    |  |
|------------------------------------------------|--------------------|------|---------|----------|------------------|------|----|--|
| Symbol                                         | ool -1 Speed Grade |      | -2 Spee | ed Grade | e -3 Speed Grade |      |    |  |
|                                                | Min                | Max  | Min     | Max      | Min              | Max  |    |  |
| t <sub>INSU</sub>                              | 2.51               |      | 2.64    |          | 2.77             |      | ns |  |
| t <sub>INH</sub>                               | 0.00               |      | 0.00    |          | 0.00             |      | ns |  |
| t <sub>outco</sub>                             | 2.00               | 5.25 | 2.00    | 5.79     | 2.00             | 6.32 | ns |  |
| t <sub>insupll</sub>                           | 3.221              |      | 3.38    |          | -                |      | ns |  |
| t <sub>INHPLL</sub>                            | 0.00               |      | 0.00    |          | -                |      | ns |  |
| t <sub>outcopll</sub>                          | 0.50               | 2.25 | 0.50    | 2.45     | -                | -    | ns |  |

Г

| Table 92. EP20K600E f <sub>MAX</sub> ESB Timing Microparameters |         |          |        |          |         |         |      |
|-----------------------------------------------------------------|---------|----------|--------|----------|---------|---------|------|
| Symbol                                                          | -1 Spee | ed Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit |
|                                                                 | Min     | Max      | Min    | Max      | Min     | Max     |      |
| t <sub>ESBARC</sub>                                             |         | 1.67     |        | 2.39     |         | 3.11    | ns   |
| t <sub>ESBSRC</sub>                                             |         | 2.27     |        | 3.07     |         | 3.86    | ns   |
| t <sub>ESBAWC</sub>                                             |         | 3.19     |        | 4.56     |         | 5.93    | ns   |
| t <sub>ESBSWC</sub>                                             |         | 3.51     |        | 4.62     |         | 5.72    | ns   |
| t <sub>ESBWASU</sub>                                            | 1.46    |          | 2.08   |          | 2.70    |         | ns   |
| t <sub>ESBWAH</sub>                                             | 0.00    |          | 0.00   |          | 0.00    |         | ns   |
| t <sub>ESBWDSU</sub>                                            | 1.60    |          | 2.29   |          | 2.97    |         | ns   |
| t <sub>ESBWDH</sub>                                             | 0.00    |          | 0.00   |          | 0.00    |         | ns   |
| t <sub>ESBRASU</sub>                                            | 1.61    |          | 2.30   |          | 2.99    |         | ns   |
| t <sub>ESBRAH</sub>                                             | 0.00    |          | 0.00   |          | 0.00    |         | ns   |
| t <sub>ESBWESU</sub>                                            | 1.49    |          | 2.30   |          | 3.11    |         | ns   |
| t <sub>ESBWEH</sub>                                             | 0.00    |          | 0.00   |          | 0.00    |         | ns   |
| t <sub>ESBDATASU</sub>                                          | -0.01   |          | 0.35   |          | 0.71    |         | ns   |
| t <sub>ESBDATAH</sub>                                           | 0.13    |          | 0.13   |          | 0.13    |         | ns   |
| t <sub>ESBWADDRSU</sub>                                         | 0.19    |          | 0.62   |          | 1.06    |         | ns   |
| t <sub>ESBRADDRSU</sub>                                         | 0.25    |          | 0.71   |          | 1.17    |         | ns   |
| t <sub>ESBDATACO1</sub>                                         |         | 1.01     |        | 1.19     |         | 1.37    | ns   |
| t <sub>ESBDATACO2</sub>                                         |         | 2.18     |        | 3.12     |         | 4.05    | ns   |
| t <sub>ESBDD</sub>                                              |         | 3.19     |        | 4.56     |         | 5.93    | ns   |
| t <sub>PD</sub>                                                 |         | 1.57     |        | 2.25     |         | 2.92    | ns   |
| t <sub>PTERMSU</sub>                                            | 0.85    |          | 1.43   |          | 2.01    |         | ns   |
| t <sub>PTERMCO</sub>                                            |         | 1.03     |        | 1.21     |         | 1.39    | ns   |

| Table 93. EP20K600E f <sub>MAX</sub> Routing Delays |                   |      |         |          |         |      |    |
|-----------------------------------------------------|-------------------|------|---------|----------|---------|------|----|
| Symbol                                              | ol -1 Speed Grade |      | -2 Spec | ed Grade | -3 Spee | Unit |    |
|                                                     | Min               | Max  | Min     | Max      | Min     | Max  |    |
| t <sub>F1-4</sub>                                   |                   | 0.22 |         | 0.25     |         | 0.26 | ns |
| t <sub>F5-20</sub>                                  |                   | 1.26 |         | 1.39     |         | 1.52 | ns |
| t <sub>F20+</sub>                                   |                   | 3.51 |         | 3.88     |         | 4.26 | ns |

| Table 94. EP20K600E Minimum Pulse Width Timing Parameters |                   |     |         |         |          |         |      |
|-----------------------------------------------------------|-------------------|-----|---------|---------|----------|---------|------|
| Symbol                                                    | ol -1 Speed Grade |     | -2 Spee | d Grade | -3 Speed | l Grade | Unit |
|                                                           | Min               | Max | Min     | Max     | Min      | Max     |      |
| t <sub>CH</sub>                                           | 2.00              |     | 2.50    |         | 2.75     |         | ns   |
| t <sub>CL</sub>                                           | 2.00              |     | 2.50    |         | 2.75     |         | ns   |
| t <sub>CLRP</sub>                                         | 0.18              |     | 0.26    |         | 0.34     |         | ns   |
| t <sub>PREP</sub>                                         | 0.18              |     | 0.26    |         | 0.34     |         | ns   |
| t <sub>ESBCH</sub>                                        | 2.00              |     | 2.50    |         | 2.75     |         | ns   |
| t <sub>ESBCL</sub>                                        | 2.00              |     | 2.50    |         | 2.75     |         | ns   |
| t <sub>ESBWP</sub>                                        | 1.17              |     | 1.68    |         | 2.18     |         | ns   |
| t <sub>ESBRP</sub>                                        | 0.95              |     | 1.35    |         | 1.76     |         | ns   |

| Table 95. EP20K600E External Timing Parameters |                     |      |         |          |                      |      |    |  |
|------------------------------------------------|---------------------|------|---------|----------|----------------------|------|----|--|
| Symbol                                         | Symbol -1 Speed Gra |      | -2 Spee | ed Grade | Grade -3 Speed Grade |      |    |  |
|                                                | Min                 | Max  | Min     | Max      | Min                  | Max  |    |  |
| t <sub>INSU</sub>                              | 2.74                |      | 2.74    |          | 2.87                 |      | ns |  |
| t <sub>INH</sub>                               | 0.00                |      | 0.00    |          | 0.00                 |      | ns |  |
| tоитсо                                         | 2.00                | 5.51 | 2.00    | 6.06     | 2.00                 | 6.61 | ns |  |
| tINSUPLL                                       | 1.86                |      | 1.96    |          | -                    |      | ns |  |
| t <sub>INHPLL</sub>                            | 0.00                |      | 0.00    |          | -                    |      | ns |  |
| toutcopll                                      | 0.50                | 2.62 | 0.50    | 2.91     | -                    | -    | ns |  |

| Table 96. EP20K600E External Bidirectional Timing Parameters |         |         |         |         |         |         |      |
|--------------------------------------------------------------|---------|---------|---------|---------|---------|---------|------|
| Symbol                                                       | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|                                                              | Min     | Max     | Min     | Мах     | Min     | Max     |      |
| t <sub>insubidir</sub>                                       | 0.64    |         | 0.98    |         | 1.08    |         | ns   |
| t <sub>inhbidir</sub>                                        | 0.00    |         | 0.00    |         | 0.00    |         | ns   |
| t <sub>outcobidir</sub>                                      | 2.00    | 5.51    | 2.00    | 6.06    | 2.00    | 6.61    | ns   |
| t <sub>XZBIDIR</sub>                                         |         | 6.10    |         | 6.74    |         | 7.10    | ns   |
| t <sub>ZXBIDIR</sub>                                         |         | 6.10    |         | 6.74    |         | 7.10    | ns   |
| t <sub>insubidirpll</sub>                                    | 2.26    |         | 2.68    |         | -       |         | ns   |
| t <sub>inhbidirpll</sub>                                     | 0.00    |         | 0.00    |         | -       |         | ns   |
| t <sub>outcobidirpll</sub>                                   | 0.50    | 2.62    | 0.50    | 2.91    | -       | -       | ns   |
| t <sub>XZBIDIRPLL</sub>                                      |         | 3.21    |         | 3.59    |         | -       | ns   |
| t <sub>ZXBIDIRPLL</sub>                                      |         | 3.21    |         | 3.59    |         | -       | ns   |

Tables 97 through 102 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices.

| Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters |      |          |        |          |          |         |      |  |
|-----------------------------------------------------------------|------|----------|--------|----------|----------|---------|------|--|
| Symbol -1 Speed                                                 |      | ed Grade | -2 Spe | ed Grade | -3 Speed | d Grade | Unit |  |
|                                                                 | Min  | Max      | Min    | Max      | Min      | Max     |      |  |
| t <sub>SU</sub>                                                 | 0.25 |          | 0.25   |          | 0.25     |         | ns   |  |
| t <sub>H</sub>                                                  | 0.25 |          | 0.25   |          | 0.25     |         | ns   |  |
| t <sub>CO</sub>                                                 |      | 0.28     |        | 0.32     |          | 0.33    | ns   |  |
| t <sub>LUT</sub>                                                |      | 0.80     |        | 0.95     |          | 1.13    | ns   |  |

| Table 106. EP20K1500E Minimum Pulse Width Timing Parameters |                |     |         |         |          |       |      |
|-------------------------------------------------------------|----------------|-----|---------|---------|----------|-------|------|
| Symbol                                                      | -1 Speed Grade |     | -2 Spee | d Grade | -3 Speed | Grade | Unit |
|                                                             | Min            | Max | Min     | Max     | Min      | Max   |      |
| t <sub>CH</sub>                                             | 1.25           |     | 1.43    |         | 1.67     |       | ns   |
| t <sub>CL</sub>                                             | 1.25           |     | 1.43    |         | 1.67     |       | ns   |
| t <sub>CLRP</sub>                                           | 0.20           |     | 0.20    |         | 0.20     |       | ns   |
| t <sub>PREP</sub>                                           | 0.20           |     | 0.20    |         | 0.20     |       | ns   |
| t <sub>ESBCH</sub>                                          | 1.25           |     | 1.43    |         | 1.67     |       | ns   |
| t <sub>ESBCL</sub>                                          | 1.25           |     | 1.43    |         | 1.67     |       | ns   |
| t <sub>ESBWP</sub>                                          | 1.28           |     | 1.51    |         | 1.65     |       | ns   |
| t <sub>ESBRP</sub>                                          | 1.11           |     | 1.29    |         | 1.41     |       | ns   |

| Table 107. EP20K1500E External Timing Parameters |                  |      |         |                         |      |      |      |  |
|--------------------------------------------------|------------------|------|---------|-------------------------|------|------|------|--|
| Symbol                                           | nbol -1 Speed Gr |      | -2 Spee | ed Grade -3 Speed Grade |      |      | Unit |  |
|                                                  | Min              | Max  | Min     | Max                     | Min  | Max  |      |  |
| t <sub>INSU</sub>                                | 3.09             |      | 3.30    |                         | 3.58 |      | ns   |  |
| t <sub>INH</sub>                                 | 0.00             |      | 0.00    |                         | 0.00 |      | ns   |  |
| tоитсо                                           | 2.00             | 6.18 | 2.00    | 6.81                    | 2.00 | 7.36 | ns   |  |
| tINSUPLL                                         | 1.94             |      | 2.08    |                         | -    |      | ns   |  |
| t <sub>INHPLL</sub>                              | 0.00             |      | 0.00    |                         | -    |      | ns   |  |
| <b>t</b> outcopll                                | 0.50             | 2.67 | 0.50    | 2.99                    | -    | -    | ns   |  |

SRAM configuration elements allow APEX 20K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming usermode operation. In-field upgrades can be performed by distributing new configuration files.

## **Configuration Schemes**

The configuration data for an APEX 20K device can be loaded with one of five configuration schemes (see Table 111), chosen on the basis of the target application. An EPC2 or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of an APEX 20K device. When a configuration device is used, the system can configure automatically at system power-up.

Multiple APEX 20K devices can be configured in any of five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device.

| Table 111. Data Sources for Configuration |                                                                                          |  |  |  |  |
|-------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|--|
| Configuration Scheme                      | Data Source                                                                              |  |  |  |  |
| Configuration device                      | EPC1, EPC2, EPC16 configuration devices                                                  |  |  |  |  |
| Passive serial (PS)                       | MasterBlaster or ByteBlasterMV download cable or serial data source                      |  |  |  |  |
| Passive parallel asynchronous (PPA)       | Parallel data source                                                                     |  |  |  |  |
| Passive parallel synchronous (PPS)        | Parallel data source                                                                     |  |  |  |  |
| JTAG                                      | MasterBlaster or ByteBlasterMV download cable or a microprocessor with a Jam or JBC File |  |  |  |  |



For more information on configuration, see *Application Note* 116 (*Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices.*)

# **Device Pin-Outs**

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information