# E·XFL

## Altera - EP20K1500EBC652-2X Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                 |
|--------------------------------|-----------------------------------------------------------------|
| Product Status                 | Active                                                          |
| Number of LABs/CLBs            | -                                                               |
| Number of Logic Elements/Cells | -                                                               |
| Total RAM Bits                 | -                                                               |
| Number of I/O                  | 488                                                             |
| Number of Gates                |                                                                 |
| Voltage - Supply               | 1.71V ~ 1.89V                                                   |
| Mounting Type                  | Surface Mount                                                   |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                 |
| Package / Case                 | 652-BGA                                                         |
| Supplier Device Package        | 652-BGA (45x45)                                                 |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k1500ebc652-2x |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible clock management circuitry with up to four phase-locked loops (PLLs)
  - Built-in low-skew clock tree
  - Up to eight global clock signals
  - ClockLock<sup>®</sup> feature reducing clock delay and skew
  - ClockBoost<sup>®</sup> feature providing clock multiplication and division
  - ClockShift<sup>TM</sup> programmable clock phase and delay shifting
- Powerful I/O features
  - Compliant with peripheral component interconnect Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2* for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
  - Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.)
  - Bidirectional I/O performance  $(t_{CO} + t_{SU})$  up to 250 MHz
  - LVDS performance up to 840 Mbits per channel
  - Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic
  - MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - Programmable clamp to V<sub>CCIO</sub>
  - Individual tri-state output enable control for each pin
  - Programmable output slew-rate control to reduce switching noise
  - Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I)
  - Pull-up on I/O pins before and during configuration
- Advanced interconnect structure
  - Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect
- Advanced packaging options
  - Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7)
  - FineLine BGA<sup>®</sup> packages maximize board space efficiency
- Advanced software support
  - Software design support and automatic place-and-route provided by the Altera<sup>®</sup> Quartus<sup>®</sup> II development system for

## Logic Element

The LE, the smallest unit of logic in the APEX 20K architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack Interconnect routing structures. See Figure 5.



Each LE's programmable register can be configured for D, T, JK, or SR operation. The register's clock and clear control signals can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the register is bypassed and the output of the LUT drives the outputs of the LE.





A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure.

A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows.

Figure 10 shows how the FastTrack Interconnect uses the local interconnect to drive LEs within MegaLAB structures.

Figure 11 shows the intersection of a row and column interconnect, and how these forms of interconnects and LEs drive each other.



Figure 11. Driving the FastTrack Interconnect

APEX 20KE devices include an enhanced interconnect structure for faster routing of input signals with high fan-out. Column I/O pins can drive the FastRow<sup>™</sup> interconnect, which routes signals directly into the local interconnect without having to drive through the MegaLAB interconnect. FastRow lines traverse two MegaLAB structures. Also, these pins can drive the local interconnect directly for fast setup times. On EP20K300E and larger devices, the FastRow interconnect drives the two MegaLABs in the top left corner, the two MegaLABs in the top right corner, the two MegaLABS in the bottom left corner, and the two MegaLABs in the bottom right corner. On EP20K200E and smaller devices, FastRow interconnect drives the two MegaLABs on the top and the two MegaLABs on the bottom of the device. On all devices, the FastRow interconnect drives all local interconnect in the appropriate MegaLABs except the local interconnect on the side of the MegaLAB opposite the ESB. Pins using the FastRow interconnect achieve a faster set-up time, as the signal does not need to use a MegaLAB interconnect line to reach the destination LE. Figure 12 shows the FastRow interconnect.



Figure 18. Deep Memory Block Implemented with Multiple ESBs

The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two or four ESBs are used to support two simultaneous reads or writes. This functionality is shown in Figure 19.



Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software.

| Table 10. APEX 20K Programmable Delay Chains |                                         |  |  |  |  |
|----------------------------------------------|-----------------------------------------|--|--|--|--|
| Programmable Delays                          | Quartus II Logic Option                 |  |  |  |  |
| Input pin to core delay                      | Decrease input delay to internal cells  |  |  |  |  |
| Input pin to input register delay            | Decrease input delay to input register  |  |  |  |  |
| Core to output register delay                | Decrease input delay to output register |  |  |  |  |
| Output register $t_{CO}$ delay               | Increase delay to output pin            |  |  |  |  |

#### The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices.

The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.

#### Advanced I/O Standard Support

APEX 20KE IOEs support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, 3.3-V PCI, PCI-X, 3.3-V AGP, LVDS, LVPECL, GTL+, CTT, HSTL Class I, SSTL-3 Class I and II, and SSTL-2 Class I and II.



For more information on I/O standards supported by APEX 20KE devices, see *Application Note* 117 (*Using Selectable I/O Standards in Altera Devices*).

The APEX 20KE device contains eight I/O banks. In QFP packages, the banks are linked to form four I/O banks. The I/O banks directly support all standards except LVDS and LVPECL. All I/O banks can support LVDS and LVPECL with the addition of external resistors. In addition, one block within a bank contains circuitry to support high-speed True-LVDS and LVPECL inputs, and another block within a particular bank supports high-speed True-LVDS and LVPECL outputs. The LVDS blocks support all of the I/O standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Each bank can also use a separate V<sub>REF</sub> level so that each bank can support any of the terminated standards (such as SSTL-3) independently. Within a bank, any one of the terminated standards can be supported. EP20K300E and larger APEX 20KE devices support the LVDS interface for data pins (smaller devices support LVDS clock pins, but not data pins). All EP20K300E and larger devices support the LVDS interface for data pins up to 155 Mbit per channel; EP20K400E devices and larger with an X-suffix on the ordering code add a serializer/deserializer circuit and PLL for higher-speed support.

Each bank can support multiple standards with the same VCCIO for output pins. Each bank can support one voltage-referenced I/O standard, but it can support multiple I/O standards with the same VCCIO voltage level. For example, when VCCIO is 3.3 V, a bank can support LVTTL, LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs.

When the LVDS banks are not used as LVDS I/O banks, they support all of the other I/O standards. Figure 29 shows the arrangement of the APEX 20KE I/O banks.

| Symbol                | Parameter                                                           | Min | Max | Unit |
|-----------------------|---------------------------------------------------------------------|-----|-----|------|
| t <sub>SKEW</sub>     | Skew delay between related<br>ClockLock/ClockBoost-generated clocks |     | 500 | ps   |
| JITTER                | Jitter on ClockLock/ClockBoost-generated clock (5)                  |     | 200 | ps   |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)            |     | 50  | ps   |

Notes to Table 15:

- (1) The PLL input frequency range for the EP20K100-1X device for 1x multiplication is 25 MHz to 175 MHz.
- (2) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured first. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the lock time is less than the configuration time.
- (4) The jitter specification is measured under long-term observation.
- (5) If the input clock stability is 100 ps,  $t_{JITTER}$  is 250 ps.

# Table 16 summarizes the APEX 20K ClockLock and ClockBoost parameters for -2 speed grade devices.

| Symbol                | Parameter                                                                                                                  | Min | Max        | Unit |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|------|
| f <sub>out</sub>      | Output frequency                                                                                                           | 25  | 170        | MHz  |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                    | 25  | 170        | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                    | 16  | 80         | MHz  |
| f <sub>CLK4</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                    | 10  | 34         | MHz  |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock/ClockBoost-generated clock                                                                        | 40  | 60         | %    |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals one) (1) |     | 25,000 (2) | PPM  |
| t <sub>R</sub>        | Input rise time                                                                                                            |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                                                                            |     | 5          | ns   |
| t <sub>LOCK</sub>     | Time required for ClockLock/ ClockBoost to acquire lock (3)                                                                |     | 10         | μs   |
| t <sub>SKEW</sub>     | Skew delay between related ClockLock/ ClockBoost-<br>generated clock                                                       |     |            | ps   |
| t <sub>JITTER</sub>   | Jitter on ClockLock/ ClockBoost-generated clock (4)                                                                        |     | 200        | ps   |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                                                                   |     | 50         | ps   |

#### Table 16. APEX 20K ClockLock & ClockBoost Parameters for -2 Speed Grade Devices

The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices.

| Table 20. APEX 20K Boundary-Scan Register Length |                               |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |
| EP20K30E                                         | 420                           |  |  |  |  |
| EP20K60E                                         | 624                           |  |  |  |  |
| EP20K100                                         | 786                           |  |  |  |  |
| EP20K100E                                        | 774                           |  |  |  |  |
| EP20K160E                                        | 984                           |  |  |  |  |
| EP20K200                                         | 1,176                         |  |  |  |  |
| EP20K200E                                        | 1,164                         |  |  |  |  |
| EP20K300E                                        | 1,266                         |  |  |  |  |
| EP20K400                                         | 1,536                         |  |  |  |  |
| EP20K400E                                        | 1,506                         |  |  |  |  |
| EP20K600E                                        | 1,806                         |  |  |  |  |
| EP20K1000E                                       | 2,190                         |  |  |  |  |
| EP20K1500E                                       | 1 (1)                         |  |  |  |  |

#### Note to Table 20:

(1) This device does not support JTAG boundary scan testing.

| Symbol            | Parameter                                                                 | Conditions                                                                            | Min | Тур | Мах                  | Unit |
|-------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|----------------------|------|
| V <sub>OL</sub>   | 3.3-V low-level TTL output voltage                                        | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                        |     |     | 0.45                 | V    |
|                   | 3.3-V low-level CMOS output voltage                                       | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                       |     |     | 0.2                  | V    |
|                   | 3.3-V low-level PCI output voltage                                        | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(11) |     |     | $0.1 	imes V_{CCIO}$ | V    |
|                   | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                       |     |     | 0.2                  | V    |
|                   |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.4                  | V    |
|                   |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.7                  | V    |
| I <sub>I</sub>    | Input pin leakage current                                                 | $V_1 = 5.75$ to $-0.5$ V                                                              | -10 |     | 10                   | μA   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                        | V <sub>O</sub> = 5.75 to -0.5 V                                                       | -10 |     | 10                   | μΑ   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | $V_1$ = ground, no load, no<br>toggling inputs, -1 speed<br>grade (12)                |     | 10  |                      | mA   |
|                   |                                                                           | V <sub>I</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades (12)  |     | 5   |                      | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (13)                                                        | 20  |     | 50                   | W    |
|                   | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (13)                                                      | 30  |     | 80                   | W    |



Figure 34 shows the typical output drive characteristics of APEX 20K devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compatible with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). 5-V tolerant APEX 20K devices in the -1 speed grade are 5-V PCI compliant over all operating conditions.







**Altera Corporation** 



Figure 37. APEX 20KE f<sub>MAX</sub> Timing Model



#### Figure 40. Synchronous Bidirectional Pin External Timing

#### Notes to Figure 40:

- (1) The output enable and input registers are LE registers in the LAB adjacent to a bidirectional row pin. The output enable register is set with "Output Enable Routing= Signal-Pin" option in the Quartus II software.
- (2) The LAB adjacent input register is set with "Decrease Input Delay to Internal Cells= Off". This maintains a zero hold time for lab adjacent registers while giving a fast, position independent setup time. A faster setup time with zero hold time is possible by setting "Decrease Input Delay to Internal Cells= ON" and moving the input register farther away from the bidirectional pin. The exact position where zero hold occurs with the minimum setup time, varies with device density and speed grade.

Table 31 describes the  $f_{MAX}$  timing parameters shown in Figure 36 on page 68.

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 1 of 2) |                                                                |  |  |  |  |  |
|---------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|--|
| Symbol                                                              | Parameter                                                      |  |  |  |  |  |
| t <sub>SU</sub>                                                     | LE register setup time before clock                            |  |  |  |  |  |
| t <sub>H</sub>                                                      | LE register hold time after clock                              |  |  |  |  |  |
| t <sub>CO</sub>                                                     | LE register clock-to-output delay                              |  |  |  |  |  |
| t <sub>LUT</sub>                                                    | LUT delay for data-in                                          |  |  |  |  |  |
| t <sub>ESBRC</sub>                                                  | ESB Asynchronous read cycle time                               |  |  |  |  |  |
| t <sub>ESBWC</sub>                                                  | ESB Asynchronous write cycle time                              |  |  |  |  |  |
| t <sub>ESBWESU</sub>                                                | ESB WE setup time before clock when using input register       |  |  |  |  |  |
| t <sub>ESBDATASU</sub>                                              | ESB data setup time before clock when using input register     |  |  |  |  |  |
| t <sub>ESBDATAH</sub>                                               | ESB data hold time after clock when using input register       |  |  |  |  |  |
| t <sub>ESBADDRSU</sub>                                              | ESB address setup time before clock when using input registers |  |  |  |  |  |
| t <sub>ESBDATACO1</sub>                                             | ESB clock-to-output delay when using output registers          |  |  |  |  |  |

| Symbol                  | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | Units |    |
|-------------------------|---------|---------|---------|---------|---------|-------|----|
|                         |         |         |         |         | _       |       | -  |
|                         | Min     | Max     | Min     | Max     | Min     | Max   |    |
| t <sub>SU</sub>         | 0.1     |         | 0.3     |         | 0.6     |       | ns |
| t <sub>H</sub>          | 0.5     |         | 0.8     |         | 0.9     |       | ns |
| t <sub>CO</sub>         |         | 0.1     |         | 0.4     |         | 0.6   | ns |
| t <sub>LUT</sub>        |         | 1.0     |         | 1.2     |         | 1.4   | ns |
| t <sub>ESBRC</sub>      |         | 1.7     |         | 2.1     |         | 2.4   | ns |
| t <sub>ESBWC</sub>      |         | 5.7     |         | 6.9     |         | 8.1   | ns |
| t <sub>ESBWESU</sub>    | 3.3     |         | 3.9     |         | 4.6     |       | ns |
| t <sub>ESBDATASU</sub>  | 2.2     |         | 2.7     |         | 3.1     |       | ns |
| t <sub>ESBDATAH</sub>   | 0.6     |         | 0.8     |         | 0.9     |       | ns |
| t <sub>ESBADDRSU</sub>  | 2.4     |         | 2.9     |         | 3.3     |       | ns |
| t <sub>ESBDATACO1</sub> |         | 1.3     |         | 1.6     |         | 1.8   | ns |
| t <sub>ESBDATACO2</sub> |         | 2.5     |         | 3.1     |         | 3.6   | ns |
| t <sub>ESBDD</sub>      |         | 2.5     |         | 3.3     |         | 3.6   | ns |
| t <sub>PD</sub>         |         | 2.5     |         | 3.1     |         | 3.6   | ns |
| t <sub>PTERMSU</sub>    | 1.7     |         | 2.1     |         | 2.4     |       | ns |
| t <sub>PTERMCO</sub>    |         | 1.0     |         | 1.2     |         | 1.4   | ns |
| t <sub>F1-4</sub>       |         | 0.4     |         | 0.5     |         | 0.6   | ns |
| t <sub>F5-20</sub>      |         | 2.6     |         | 2.8     |         | 2.9   | ns |
| t <sub>F20+</sub>       |         | 3.7     |         | 3.8     |         | 3.9   | ns |
| t <sub>CH</sub>         | 2.0     |         | 2.5     |         | 3.0     |       | ns |
| t <sub>CL</sub>         | 2.0     |         | 2.5     |         | 3.0     |       | ns |
| t <sub>CLRP</sub>       | 0.5     |         | 0.6     |         | 0.8     |       | ns |
| t <sub>PREP</sub>       | 0.5     |         | 0.5     |         | 0.5     |       | ns |
| t <sub>ESBCH</sub>      | 2.0     |         | 2.5     |         | 3.0     |       | ns |
| t <sub>ESBCL</sub>      | 2.0     |         | 2.5     |         | 3.0     |       | ns |
| t <sub>ESBWP</sub>      | 1.5     |         | 1.9     |         | 2.2     |       | ns |
| t <sub>ESBRP</sub>      | 1.0     |         | 1.2     |         | 1.4     |       | ns |

Tables 43 through 48 show the I/O external and external bidirectional timing parameter values for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol             | -1   |     | -2   |     | -3   |     | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max |      |
| t <sub>CH</sub>    | 2.00 |     | 2.00 |     | 2.00 |     | ns   |
| t <sub>CL</sub>    | 2.00 |     | 2.00 |     | 2.00 |     | ns   |
| t <sub>CLRP</sub>  | 0.20 |     | 0.20 |     | 0.20 |     | ns   |
| t <sub>PREP</sub>  | 0.20 |     | 0.20 |     | 0.20 |     | ns   |
| t <sub>ESBCH</sub> | 2.00 |     | 2.00 |     | 2.00 |     | ns   |
| t <sub>ESBCL</sub> | 2.00 |     | 2.00 |     | 2.00 |     | ns   |
| t <sub>ESBWP</sub> | 1.29 |     | 1.53 |     | 1.66 |     | ns   |
| t <sub>ESBRP</sub> | 1.11 |     | 1.29 |     | 1.41 |     | ns   |

| Table 65. EP20K100E External Timing Parameters |      |      |      |      |      |      |      |  |  |
|------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                         | -1   |      | -2   |      | -3   |      | Unit |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>INSU</sub>                              | 2.23 |      | 2.32 |      | 2.43 |      | ns   |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>outco</sub>                             | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns   |  |  |
| t <sub>INSUPLL</sub>                           | 1.58 |      | 1.66 |      | -    |      | ns   |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |
| t <sub>outcopll</sub>                          | 0.50 | 2.96 | 0.50 | 3.29 | -    | -    | ns   |  |  |

| Symbol                     | -1   |      | -2   |      | -3   |      | Unit |
|----------------------------|------|------|------|------|------|------|------|
| Γ                          | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>insubidir</sub>     | 2.74 |      | 2.96 |      | 3.19 |      | ns   |
| t <sub>inhbidir</sub>      | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>оитсовідія</sub>    | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns   |
| t <sub>xzbidir</sub>       |      | 5.00 |      | 5.48 |      | 5.89 | ns   |
| t <sub>zxbidir</sub>       |      | 5.00 |      | 5.48 |      | 5.89 | ns   |
| t <sub>insubidirpll</sub>  | 4.64 |      | 5.03 |      | -    |      | ns   |
| t <sub>inhbidirpll</sub>   | 0.00 |      | 0.00 |      | -    |      | ns   |
| t <sub>outcobidirpll</sub> | 0.50 | 2.96 | 0.50 | 3.29 | -    | -    | ns   |
| t <sub>xzbidirpll</sub>    |      | 3.10 |      | 3.42 |      | -    | ns   |
| t <sub>ZXBIDIRPLL</sub>    |      | 3.10 |      | 3.42 |      | -    | ns   |

Tables 85 through 90 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K400E APEX 20KE devices.

| Table 85. EP20K400E f <sub>MAX</sub> LE Timing Microparameters |         |          |        |          |         |         |      |  |  |
|----------------------------------------------------------------|---------|----------|--------|----------|---------|---------|------|--|--|
| Symbol                                                         | -1 Spee | ed Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit |  |  |
|                                                                | Min     | Max      | Min    | Max      | Min     | Max     |      |  |  |
| t <sub>SU</sub>                                                | 0.23    |          | 0.23   |          | 0.23    |         | ns   |  |  |
| t <sub>H</sub>                                                 | 0.23    |          | 0.23   |          | 0.23    |         | ns   |  |  |
| t <sub>CO</sub>                                                |         | 0.25     |        | 0.29     |         | 0.32    | ns   |  |  |
| t <sub>LUT</sub>                                               |         | 0.70     |        | 0.83     |         | 1.01    | ns   |  |  |

| Symbol                  | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|-------------------------|----------------|------|----------------|------|----------------|------|------|
|                         | Min            | Max  | Min            | Max  | Min            | Max  |      |
| t <sub>ESBARC</sub>     |                | 1.67 |                | 1.91 |                | 1.99 | ns   |
| t <sub>ESBSRC</sub>     |                | 2.30 |                | 2.66 |                | 2.93 | ns   |
| t <sub>ESBAWC</sub>     |                | 3.09 |                | 3.58 |                | 3.99 | ns   |
| t <sub>ESBSWC</sub>     |                | 3.01 |                | 3.65 |                | 4.05 | ns   |
| t <sub>ESBWASU</sub>    | 0.54           |      | 0.63           |      | 0.65           |      | ns   |
| t <sub>ESBWAH</sub>     | 0.36           |      | 0.43           |      | 0.42           |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.69           |      | 0.77           |      | 0.84           |      | ns   |
| t <sub>ESBWDH</sub>     | 0.36           |      | 0.43           |      | 0.42           |      | ns   |
| t <sub>ESBRASU</sub>    | 1.61           |      | 1.77           |      | 1.86           |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.00           |      | 0.01           |      | ns   |
| t <sub>ESBWESU</sub>    | 1.35           |      | 1.47           |      | 1.61           |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBDATASU</sub>  | -0.18          |      | -0.30          |      | -0.27          |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13           |      | 0.13           |      | 0.13           |      | ns   |
| t <sub>ESBWADDRSU</sub> | -0.02          |      | -0.11          |      | -0.03          |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.06           |      | -0.01          |      | -0.05          |      | ns   |
| t <sub>ESBDATACO1</sub> |                | 1.16 |                | 1.40 |                | 1.54 | ns   |
| t <sub>ESBDATACO2</sub> |                | 2.18 |                | 2.55 |                | 2.85 | ns   |
| t <sub>ESBDD</sub>      |                | 2.73 |                | 3.17 |                | 3.58 | ns   |
| t <sub>PD</sub>         |                | 1.57 |                | 1.83 |                | 2.07 | ns   |
| t <sub>PTERMSU</sub>    | 0.92           |      | 0.99           |      | 1.18           |      | ns   |
| t <sub>PTERMCO</sub>    |                | 1.18 |                | 1.43 |                | 1.17 | ns   |

| Symbol                     | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |
|----------------------------|----------------|------|---------|---------|---------|------|----|
|                            | Min            | Max  | Min     | Max     | Min     | Max  |    |
| t <sub>insubidir</sub>     | 3.22           |      | 3.33    |         | 3.51    |      | ns |
| t <sub>inhbidir</sub>      | 0.00           |      | 0.00    |         | 0.00    |      | ns |
| toutcobidir                | 2.00           | 5.75 | 2.00    | 6.33    | 2.00    | 6.90 | ns |
| t <sub>xzbidir</sub>       |                | 6.31 |         | 7.09    |         | 7.76 | ns |
| t <sub>ZXBIDIR</sub>       |                | 6.31 |         | 7.09    |         | 7.76 | ns |
| t <sub>INSUBIDIRPL</sub> L | 3.25           |      | 3.26    |         |         |      | ns |
| t <sub>inhbidirpll</sub>   | 0.00           |      | 0.00    |         |         |      | ns |
| toutcobidirpll             | 0.50           | 2.25 | 0.50    | 2.99    |         |      | ns |
| t <sub>xzbidirpll</sub>    |                | 2.81 |         | 3.80    |         |      | ns |
| t <sub>zxbidirpll</sub>    |                | 2.81 |         | 3.80    |         |      | ns |

Tables 103 through 108 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1500E APEX 20KE devices.

| Table 103. EP    | 20K1500E f <sub>m/</sub> | <sub>NX</sub> LE Timing N | Nicroparamet | ers            |      |                |    |  |
|------------------|--------------------------|---------------------------|--------------|----------------|------|----------------|----|--|
| Symbol           | -1 Spee                  | d Grade                   | -2 Spee      | -2 Speed Grade |      | -3 Speed Grade |    |  |
|                  | Min                      | Max                       | Min          | Max            | Min  | Max            |    |  |
| t <sub>SU</sub>  | 0.25                     |                           | 0.25         |                | 0.25 |                | ns |  |
| t <sub>H</sub>   | 0.25                     |                           | 0.25         |                | 0.25 |                | ns |  |
| t <sub>CO</sub>  |                          | 0.28                      |              | 0.32           |      | 0.33           | ns |  |
| t <sub>LUT</sub> |                          | 0.80                      |              | 0.95           |      | 1.13           | ns |  |

Т

| Symbol                  | -1 Spee | -1 Speed Grade |      | -2 Speed Grade |      | d Grade | Unit |
|-------------------------|---------|----------------|------|----------------|------|---------|------|
|                         | Min     | Max            | Min  | Max            | Min  | Мах     |      |
| t <sub>ESBARC</sub>     |         | 1.78           |      | 2.02           |      | 1.95    | ns   |
| t <sub>ESBSRC</sub>     |         | 2.52           |      | 2.91           |      | 3.14    | ns   |
| t <sub>ESBAWC</sub>     |         | 3.52           |      | 4.11           |      | 4.40    | ns   |
| t <sub>ESBSWC</sub>     |         | 3.23           |      | 3.84           |      | 4.16    | ns   |
| t <sub>ESBWASU</sub>    | 0.62    |                | 0.67 |                | 0.61 |         | ns   |
| t <sub>ESBWAH</sub>     | 0.41    |                | 0.55 |                | 0.55 |         | ns   |
| t <sub>ESBWDSU</sub>    | 0.77    |                | 0.79 |                | 0.81 |         | ns   |
| t <sub>ESBWDH</sub>     | 0.41    |                | 0.55 |                | 0.55 |         | ns   |
| t <sub>ESBRASU</sub>    | 1.74    |                | 1.92 |                | 1.85 |         | ns   |
| t <sub>ESBRAH</sub>     | 0.00    |                | 0.01 |                | 0.23 |         | ns   |
| t <sub>ESBWESU</sub>    | 2.07    |                | 2.28 |                | 2.41 |         | ns   |
| t <sub>ESBWEH</sub>     | 0.00    |                | 0.00 |                | 0.00 |         | ns   |
| t <sub>ESBDATASU</sub>  | 0.25    |                | 0.27 |                | 0.29 |         | ns   |
| t <sub>ESBDATAH</sub>   | 0.13    |                | 0.13 |                | 0.13 |         | ns   |
| t <sub>ESBWADDRSU</sub> | 0.11    |                | 0.04 |                | 0.11 |         | ns   |
| t <sub>ESBRADDRSU</sub> | 0.14    |                | 0.11 |                | 0.16 |         | ns   |
| t <sub>ESBDATACO1</sub> |         | 1.29           |      | 1.50           |      | 1.63    | ns   |
| t <sub>ESBDATACO2</sub> |         | 2.55           |      | 2.99           |      | 3.22    | ns   |
| t <sub>ESBDD</sub>      |         | 3.12           |      | 3.57           |      | 3.85    | ns   |
| t <sub>PD</sub>         |         | 1.84           |      | 2.13           |      | 2.32    | ns   |
| t <sub>PTERMSU</sub>    | 1.08    |                | 1.19 |                | 1.32 |         | ns   |
| t <sub>PTERMCO</sub>    |         | 1.31           |      | 1.53           |      | 1.66    | ns   |

| Table 105. EP20K1500E f <sub>MAX</sub> Routing Delays |         |          |         |          |         |         |      |  |  |  |
|-------------------------------------------------------|---------|----------|---------|----------|---------|---------|------|--|--|--|
| Symbol                                                | -1 Spee | ed Grade | -2 Spec | ed Grade | -3 Spee | d Grade | Unit |  |  |  |
|                                                       | Min     | Max      | Min     | Мах      | Min     | Max     |      |  |  |  |
| t <sub>F1-4</sub>                                     |         | 0.28     |         | 0.28     |         | 0.28    | ns   |  |  |  |
| t <sub>F5-20</sub>                                    |         | 1.36     |         | 1.50     |         | 1.62    | ns   |  |  |  |
| t <sub>F20+</sub>                                     |         | 4.43     |         | 4.48     |         | 5.07    | ns   |  |  |  |

| Table 108. EP20K1500E External Bidirectional Timing Parameters |                |      |         |         |         |      |    |  |  |
|----------------------------------------------------------------|----------------|------|---------|---------|---------|------|----|--|--|
| Symbol                                                         | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |  |  |
|                                                                | Min            | Max  | Min     | Max     | Min     | Max  | -  |  |  |
| t <sub>insubidir</sub>                                         | 3.47           |      | 3.68    |         | 3.99    |      | ns |  |  |
| t <sub>inhbidir</sub>                                          | 0.00           |      | 0.00    |         | 0.00    |      | ns |  |  |
| t <sub>outcobidir</sub>                                        | 2.00           | 6.18 | 2.00    | 6.81    | 2.00    | 7.36 | ns |  |  |
| t <sub>XZBIDIR</sub>                                           |                | 6.91 |         | 7.62    |         | 8.38 | ns |  |  |
| t <sub>zxbidir</sub>                                           |                | 6.91 |         | 7.62    |         | 8.38 | ns |  |  |
| t <sub>insubidirpll</sub>                                      | 3.05           |      | 3.26    |         |         |      | ns |  |  |
| t <sub>inhbidirpll</sub>                                       | 0.00           |      | 0.00    |         |         |      | ns |  |  |
| t <sub>outcobidirpll</sub>                                     | 0.50           | 2.67 | 0.50    | 2.99    |         |      | ns |  |  |
| t <sub>xzbidirpll</sub>                                        |                | 3.41 |         | 3.80    |         |      | ns |  |  |
| t <sub>ZXBIDIRPLL</sub>                                        |                | 3.41 |         | 3.80    |         |      | ns |  |  |

Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value.

| Table 109. Selectable I/O Standard Input Delays |         |          |                |       |                |       |      |  |  |
|-------------------------------------------------|---------|----------|----------------|-------|----------------|-------|------|--|--|
| Symbol                                          | -1 Spee | ed Grade | -2 Speed Grade |       | -3 Speed Grade |       | Unit |  |  |
|                                                 | Min     | Max      | Min            | Max   | Min            | Max   | Min  |  |  |
| LVCMOS                                          |         | 0.00     |                | 0.00  |                | 0.00  | ns   |  |  |
| LVTTL                                           |         | 0.00     |                | 0.00  |                | 0.00  | ns   |  |  |
| 2.5 V                                           |         | 0.00     |                | 0.04  |                | 0.05  | ns   |  |  |
| 1.8 V                                           |         | -0.11    |                | 0.03  |                | 0.04  | ns   |  |  |
| PCI                                             |         | 0.01     |                | 0.09  |                | 0.10  | ns   |  |  |
| GTL+                                            |         | -0.24    |                | -0.23 |                | -0.19 | ns   |  |  |
| SSTL-3 Class I                                  |         | -0.32    |                | -0.21 |                | -0.47 | ns   |  |  |
| SSTL-3 Class II                                 |         | -0.08    |                | 0.03  |                | -0.23 | ns   |  |  |
| SSTL-2 Class I                                  |         | -0.17    |                | -0.06 |                | -0.32 | ns   |  |  |
| SSTL-2 Class II                                 |         | -0.16    |                | -0.05 |                | -0.31 | ns   |  |  |
| LVDS                                            |         | -0.12    |                | -0.12 |                | -0.12 | ns   |  |  |
| CTT                                             |         | 0.00     |                | 0.00  |                | 0.00  | ns   |  |  |
| AGP                                             |         | 0.00     |                | 0.00  |                | 0.00  | ns   |  |  |

Г