# E·XFI

# Intel - EP20K1500EFC33-3 Datasheet



Welcome to <u>E-XFL.COM</u>

### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 5184                                                        |
| Number of Logic Elements/Cells | 51840                                                       |
| Total RAM Bits                 | 442368                                                      |
| Number of I/O                  | 808                                                         |
| Number of Gates                | 2392000                                                     |
| Voltage - Supply               | 1.71V ~ 1.89V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 1020-BBGA                                                   |
| Supplier Device Package        | 1020-FBGA (33x33)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k1500efc33-3 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible clock management circuitry with up to four phase-locked loops (PLLs)
  - Built-in low-skew clock tree
  - Up to eight global clock signals
  - ClockLock<sup>®</sup> feature reducing clock delay and skew
  - ClockBoost<sup>®</sup> feature providing clock multiplication and division
  - ClockShift<sup>TM</sup> programmable clock phase and delay shifting
- Powerful I/O features
  - Compliant with peripheral component interconnect Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2* for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
  - Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.)
  - Bidirectional I/O performance  $(t_{CO} + t_{SU})$  up to 250 MHz
  - LVDS performance up to 840 Mbits per channel
  - Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic
  - MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - Programmable clamp to V<sub>CCIO</sub>
  - Individual tri-state output enable control for each pin
  - Programmable output slew-rate control to reduce switching noise
  - Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I)
  - Pull-up on I/O pins before and during configuration
- Advanced interconnect structure
  - Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect
- Advanced packaging options
  - Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7)
  - FineLine BGA<sup>®</sup> packages maximize board space efficiency
- Advanced software support
  - Software design support and automatic place-and-route provided by the Altera<sup>®</sup> Quartus<sup>®</sup> II development system for

All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required.

APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy.

After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications.

APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations.

The Quartus II software provides NativeLink interfaces to other industrystandard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture. APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

# **MegaLAB Structure**

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.







Figure 6. APEX 20K Carry Chain

#### Cascade Chain

With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.



Figure 7. APEX 20K Cascade Chain

The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

## Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

# FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.

Figure 11 shows the intersection of a row and column interconnect, and how these forms of interconnects and LEs drive each other.



Figure 11. Driving the FastTrack Interconnect

APEX 20KE devices include an enhanced interconnect structure for faster routing of input signals with high fan-out. Column I/O pins can drive the FastRow<sup>™</sup> interconnect, which routes signals directly into the local interconnect without having to drive through the MegaLAB interconnect. FastRow lines traverse two MegaLAB structures. Also, these pins can drive the local interconnect directly for fast setup times. On EP20K300E and larger devices, the FastRow interconnect drives the two MegaLABs in the top left corner, the two MegaLABs in the top right corner, the two MegaLABS in the bottom left corner, and the two MegaLABs in the bottom right corner. On EP20K200E and smaller devices, FastRow interconnect drives the two MegaLABs on the top and the two MegaLABs on the bottom of the device. On all devices, the FastRow interconnect drives all local interconnect in the appropriate MegaLABs except the local interconnect on the side of the MegaLAB opposite the ESB. Pins using the FastRow interconnect achieve a faster set-up time, as the signal does not need to use a MegaLAB interconnect line to reach the destination LE. Figure 12 shows the FastRow interconnect.



Figure 12. APEX 20KE FastRow Interconnect

Table 9 summarizes how various elements of the APEX 20K architecture drive each other.

ESBs can implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the ESB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. Circuits using the ESB's selftimed RAM must only meet the setup and hold time specifications of the global clock.

ESB inputs are driven by the adjacent local interconnect, which in turn can be driven by the MegaLAB or FastTrack Interconnect. Because the ESB can be driven by the local interconnect, an adjacent LE can drive it directly for fast memory access. ESB outputs drive the MegaLAB and FastTrack Interconnect. In addition, ten ESB outputs, nine of which are unique output lines, drive the local interconnect for fast connection to adjacent LEs or for fast feedback product-term logic.

When implementing memory, each ESB can be configured in any of the following sizes:  $128 \times 16$ ,  $256 \times 8$ ,  $512 \times 4$ ,  $1,024 \times 2$ , or  $2,048 \times 1$ . By combining multiple ESBs, the Quartus II software implements larger memory blocks automatically. For example, two  $128 \times 16$  RAM blocks can be combined to form a  $128 \times 32$  RAM block, and two  $512 \times 4$  RAM blocks can be combined to form a  $512 \times 8$  RAM block. Memory performance does not degrade for memory blocks up to 2,048 words deep. Each ESB can implement a 2,048-word-deep memory; the ESBs are used in parallel, eliminating the need for any external control logic and its associated delays.

To create a high-speed memory block that is more than 2,048 words deep, ESBs drive tri-state lines. Each tri-state line connects all ESBs in a column of MegaLAB structures, and drives the MegaLAB interconnect and row and column FastTrack Interconnect throughout the column. Each ESB incorporates a programmable decoder to activate the tri-state driver appropriately. For instance, to implement 8,192-word-deep memory, four ESBs are used. Eleven address lines drive the ESB memory, and two more drive the tri-state decoder. Depending on which 2,048-word memory page is selected, the appropriate ESB driver is turned on, driving the output to the tri-state line. The Quartus II software automatically combines ESBs with tri-state lines to form deeper memory blocks. The internal tri-state control logic is designed to avoid internal contention and floating lines. See Figure 18.

# **Read/Write Clock Mode**

The read/write clock mode contains two clocks. One clock controls all registers associated with writing: data input, WE, and write address. The other clock controls all registers associated with reading: read enable (RE), read address, and data output. The ESB also supports clock enable and asynchronous clear signals; these signals also control the read and write registers independently. Read/write clock mode is commonly used for applications where reads and writes occur at different system frequencies. Figure 20 shows the ESB in read/write clock mode.



#### Figure 20. ESB in Read/Write Clock Mode Note (1)

#### Notes to Figure 20:

- All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. (1)
- APEX 20KE devices have four dedicated clocks. (2)



For more information on APEX 20KE devices and CAM, see *Application* Note 119 (Implementing High-Speed Search Applications with APEX CAM).

# **Driving Signals to the ESB**

ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic.





(1) APEX 20KE devices have four dedicated clocks.

An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack Interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device.



#### Figure 32. APEX 20K AC Test Conditions Note (1)

#### Note to Figure 32:

Power supply transients can affect AC measurements. Simultaneous transitions of (1) multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result.

# Operating **Conditions**

Tables 23 through 26 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V APEX 20K devices.

| Table 2            | Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings Notes (1), (2) |                                                |      |      |      |  |  |  |
|--------------------|----------------------------------------------------------------------------------|------------------------------------------------|------|------|------|--|--|--|
| Symbol             | Parameter                                                                        | Conditions                                     | Min  | Max  | Unit |  |  |  |
| V <sub>CCINT</sub> | Supply voltage                                                                   | With respect to ground (3)                     | -0.5 | 3.6  | V    |  |  |  |
| V <sub>CCIO</sub>  |                                                                                  |                                                | -0.5 | 4.6  | V    |  |  |  |
| VI                 | DC input voltage                                                                 |                                                | -2.0 | 5.75 | V    |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin                                                       |                                                | -25  | 25   | mA   |  |  |  |
| T <sub>STG</sub>   | Storage temperature                                                              | No bias                                        | -65  | 150  | °C   |  |  |  |
| T <sub>AMB</sub>   | Ambient temperature                                                              | Under bias                                     | -65  | 135  | °C   |  |  |  |
| TJ                 | Junction temperature                                                             | PQFP, RQFP, TQFP, and BGA packages, under bias |      | 135  | °C   |  |  |  |
|                    |                                                                                  | Ceramic PGA packages, under bias               |      | 150  | °C   |  |  |  |

| Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings | Notes (1), (2) |
|-------------------------------------------------------------------|----------------|
|-------------------------------------------------------------------|----------------|

| Symbol             | Parameter                                              | Conditions         | Min              | Max               | Unit |
|--------------------|--------------------------------------------------------|--------------------|------------------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic<br>and input buffers | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation     | (4), (5)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation     | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| VI                 | Input voltage                                          | (3), (6)           | -0.5             | 5.75              | V    |
| Vo                 | Output voltage                                         |                    | 0                | V <sub>CCIO</sub> | V    |
| TJ                 | Junction temperature                                   | For commercial use | 0                | 85                | °C   |
|                    |                                                        | For industrial use | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                        |                    |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                        |                    |                  | 40                | ns   |

| Symbol          | Parameter                            | Conditions                                                                             | Min                                 | Тур | Max                        | Unit |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------|-----|----------------------------|------|
| V <sub>IH</sub> | High-level input voltage             |                                                                                        | 1.7, 0.5 × V <sub>CCIO</sub><br>(9) |     | 5.75                       | V    |
| V <sub>IL</sub> | Low-level input voltage              |                                                                                        | -0.5                                |     | $0.8, 0.3 \times V_{CCIO}$ | V    |
| V <sub>OH</sub> | 3.3-V high-level TTL output voltage  | I <sub>OH</sub> = -8 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                  | 2.4                                 |     |                            | V    |
|                 | 3.3-V high-level CMOS output voltage | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                | V <sub>CCIO</sub> -0.2              |     |                            | V    |
|                 | 3.3-V high-level PCI output voltage  | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(10) | $0.9 \times V_{CCIO}$               |     |                            | V    |
|                 | 2.5-V high-level output voltage      | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                | 2.1                                 |     |                            | V    |
|                 |                                      | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                  | 2.0                                 |     |                            | V    |
|                 |                                      | I <sub>OH</sub> = –2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                  | 1.7                                 |     |                            | V    |

| Symbol            | Parameter                                                                 | Conditions                                                                            | Min | Тур | Мах                  | Unit |
|-------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|----------------------|------|
| V <sub>OL</sub>   | 3.3-V low-level TTL output voltage                                        | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                        |     |     | 0.45                 | V    |
|                   | 3.3-V low-level CMOS output voltage                                       | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                       |     |     | 0.2                  | V    |
|                   | 3.3-V low-level PCI output voltage                                        | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(11) |     |     | $0.1 	imes V_{CCIO}$ | V    |
|                   | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                       |     |     | 0.2                  | V    |
|                   |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.4                  | V    |
|                   | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)             |                                                                                       |     | 0.7 | V                    |      |
| I <sub>I</sub>    | Input pin leakage current                                                 | $V_1 = 5.75$ to $-0.5$ V                                                              | -10 |     | 10                   | μA   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                        | $V_{O} = 5.75$ to -0.5 V                                                              | -10 |     | 10                   | μA   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | $V_I$ = ground, no load, no<br>toggling inputs, -1 speed<br>grade (12)                |     | 10  |                      | mA   |
|                   |                                                                           | V <sub>I</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades (12)  |     | 5   |                      | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (13)                                                        | 20  |     | 50                   | W    |
|                   | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (13)                                                      | 30  |     | 80                   | W    |

Tables 40 through 42 show the  $f_{MAX}$  timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol                  | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |    |  |
|-------------------------|----------------|-----|---------|----------------|-----|----------------|----|--|
|                         | Min            | Max | Min     | Max            | Min | Max            | -  |  |
| t <sub>SU</sub>         | 0.5            |     | 0.6     |                | 0.8 |                | ns |  |
| t <sub>H</sub>          | 0.7            |     | 0.8     |                | 1.0 |                | ns |  |
| t <sub>CO</sub>         |                | 0.3 |         | 0.4            |     | 0.5            | ns |  |
| t <sub>lut</sub>        |                | 0.8 |         | 1.0            |     | 1.3            | ns |  |
| t <sub>ESBRC</sub>      |                | 1.7 |         | 2.1            |     | 2.4            | ns |  |
| t <sub>ESBWC</sub>      |                | 5.7 |         | 6.9            |     | 8.1            | ns |  |
| t <sub>ESBWESU</sub>    | 3.3            |     | 3.9     |                | 4.6 |                | ns |  |
| t <sub>ESBDATASU</sub>  | 2.2            |     | 2.7     |                | 3.1 |                | ns |  |
| t <sub>ESBDATAH</sub>   | 0.6            |     | 0.8     |                | 0.9 |                | ns |  |
| t <sub>ESBADDRSU</sub>  | 2.4            |     | 2.9     |                | 3.3 |                | ns |  |
| t <sub>ESBDATACO1</sub> |                | 1.3 |         | 1.6            |     | 1.8            | ns |  |
| t <sub>ESBDATACO2</sub> |                | 2.6 |         | 3.1            |     | 3.6            | ns |  |
| t <sub>ESBDD</sub>      |                | 2.5 |         | 3.3            |     | 3.6            | ns |  |
| t <sub>PD</sub>         |                | 2.5 |         | 3.0            |     | 3.6            | ns |  |
| <b>TERMSU</b>           | 2.3            |     | 2.6     |                | 3.2 |                | ns |  |
| t <sub>PTERMCO</sub>    |                | 1.5 |         | 1.8            |     | 2.1            | ns |  |
| t <sub>F1-4</sub>       |                | 0.5 |         | 0.6            |     | 0.7            | ns |  |
| t <sub>F5-20</sub>      |                | 1.6 |         | 1.7            |     | 1.8            | ns |  |
| t <sub>F20+</sub>       |                | 2.2 |         | 2.2            |     | 2.3            | ns |  |
| t <sub>CH</sub>         | 2.0            |     | 2.5     |                | 3.0 |                | ns |  |
| t <sub>CL</sub>         | 2.0            |     | 2.5     |                | 3.0 |                | ns |  |
| t <sub>CLRP</sub>       | 0.3            |     | 0.4     |                | 0.4 |                | ns |  |
| t <sub>PREP</sub>       | 0.5            |     | 0.5     |                | 0.5 |                | ns |  |
| t <sub>ESBCH</sub>      | 2.0            |     | 2.5     |                | 3.0 |                | ns |  |
| t <sub>ESBCL</sub>      | 2.0            |     | 2.5     |                | 3.0 |                | ns |  |
| t <sub>ESBWP</sub>      | 1.6            |     | 1.9     |                | 2.2 |                | ns |  |
| t <sub>ESBRP</sub>      | 1.0            |     | 1.3     |                | 1.4 |                | ns |  |

| Symbol                      | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                             | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>INSUBIDIR</sub> (1)  | 1.9            |     | 2.3            |     | 2.6            |     | ns   |
| t <sub>INHBIDIR</sub> (1)   | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0            | 4.6 | 2.0            | 5.6 | 2.0            | 6.8 | ns   |
| t <sub>XZBIDIR</sub> (1)    |                | 5.0 |                | 5.9 |                | 6.9 | ns   |
| t <sub>ZXBIDIR</sub> (1)    |                | 5.0 |                | 5.9 |                | 6.9 | ns   |
| t <sub>INSUBIDIR</sub> (2)  | 1.1            |     | 1.2            |     | -              |     | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0            |     | 0.0            |     | -              |     | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5            | 2.7 | 0.5            | 3.1 | -              | -   | ns   |
| t <sub>XZBIDIR</sub> (2)    |                | 4.3 |                | 5.0 |                | -   | ns   |
| t <sub>ZXBIDIR</sub> (2)    |                | 4.3 |                | 5.0 |                | -   | ns   |

# Table 47. EP20K400 External Timing Parameters

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed | Unit |    |
|------------------------|----------------|-----|----------------|-----|----------|------|----|
|                        | Min            | Max | Min            | Max | Min      | Max  |    |
| t <sub>INSU</sub> (1)  | 1.4            |     | 1.8            |     | 2.0      |      | ns |
| t <sub>INH</sub> (1)   | 0.0            |     | 0.0            |     | 0.0      |      | ns |
| t <sub>OUTCO</sub> (1) | 2.0            | 4.9 | 2.0            | 6.1 | 2.0      | 7.0  | ns |
| t <sub>INSU</sub> (2)  | 0.4            |     | 1.0            |     | -        |      | ns |
| t <sub>INH</sub> (2)   | 0.0            |     | 0.0            |     | -        |      | ns |
| t <sub>оитсо</sub> (2) | 0.5            | 3.1 | 0.5            | 4.1 | -        | -    | ns |

Table 48. EP20K400 External Bidirectional Timing Parameters

| Symbol                      | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|-----------------------------|---------|---------|----------------|-----|----------------|------|------|
|                             | Min     | Max     | Min            | Max | Min            | Max  |      |
| t <sub>INSUBIDIR</sub> (1)  | 1.4     |         | 1.8            |     | 2.0            |      | ns   |
| t <sub>INHBIDIR</sub> (1)   | 0.0     |         | 0.0            |     | 0.0            |      | ns   |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0     | 4.9     | 2.0            | 6.1 | 2.0            | 7.0  | ns   |
| t <sub>XZBIDIR</sub> (1)    |         | 7.3     |                | 8.9 |                | 10.3 | ns   |
| t <sub>ZXBIDIR</sub> (1)    |         | 7.3     |                | 8.9 |                | 10.3 | ns   |
| t <sub>INSUBIDIR</sub> (2)  | 0.5     |         | 1.0            |     | -              |      | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0     |         | 0.0            |     | -              |      | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5     | 3.1     | 0.5            | 4.1 | -              | -    | ns   |
| t <sub>XZBIDIR</sub> (2)    |         | 6.2     |                | 7.6 |                | -    | ns   |
| t <sub>ZXBIDIR</sub> (2)    |         | 6.2     |                | 7.6 |                | -    | ns   |

#### **Altera Corporation**

#### Notes to Tables 43 through 48:

- (1) This parameter is measured without using ClockLock or ClockBoost circuits.
- (2) This parameter is measured using ClockLock or ClockBoost circuits.

Tables 49 through 54 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K30E APEX 20KE devices.

| Symbol           | -    | 1    | -    | 2    | -;   | 3    | Unit |
|------------------|------|------|------|------|------|------|------|
|                  | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>SU</sub>  | 0.01 |      | 0.02 |      | 0.02 |      | ns   |
| t <sub>H</sub>   | 0.11 |      | 0.16 |      | 0.23 |      | ns   |
| t <sub>CO</sub>  |      | 0.32 |      | 0.45 |      | 0.67 | ns   |
| t <sub>LUT</sub> |      | 0.85 |      | 1.20 |      | 1.77 | ns   |

| Symbol             | -1   |     | -2   |     | -3   |     | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max | 1    |
| t <sub>CH</sub>    | 1.36 |     | 2.44 |     | 2.65 |     | ns   |
| t <sub>CL</sub>    | 1.36 |     | 2.44 |     | 2.65 |     | ns   |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>ESBCH</sub> | 1.36 |     | 2.44 |     | 2.65 |     | ns   |
| t <sub>ESBCL</sub> | 1.36 |     | 2.44 |     | 2.65 |     | ns   |
| t <sub>ESBWP</sub> | 1.18 |     | 1.48 |     | 1.76 |     | ns   |
| t <sub>ESBRP</sub> | 0.95 |     | 1.17 |     | 1.41 |     | ns   |

| Table 77. EP20K200E External Timing Parameters |      |      |      |      |      |      |      |  |  |
|------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                         | -1   |      | -2   |      | -3   |      | Unit |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Мах  | 1    |  |  |
| t <sub>INSU</sub>                              | 2.24 |      | 2.35 |      | 2.47 |      | ns   |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns   |  |  |
| t <sub>INSUPLL</sub>                           | 2.13 |      | 2.07 |      | -    |      | ns   |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |
| t <sub>outcopll</sub>                          | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns   |  |  |

| Symbol                     | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|----------------------------|----------------|------|----------------|------|----------------|------|------|
|                            | Min            | Max  | Min            | Max  | Min            | Max  | 1    |
| t <sub>insubidir</sub>     | 3.22           |      | 3.33           |      | 3.51           |      | ns   |
| t <sub>inhbidir</sub>      | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| toutcobidir                | 2.00           | 5.75 | 2.00           | 6.33 | 2.00           | 6.90 | ns   |
| t <sub>xzbidir</sub>       |                | 6.31 |                | 7.09 |                | 7.76 | ns   |
| t <sub>ZXBIDIR</sub>       |                | 6.31 |                | 7.09 |                | 7.76 | ns   |
| t <sub>INSUBIDIRPL</sub> L | 3.25           |      | 3.26           |      |                |      | ns   |
| t <sub>inhbidirpll</sub>   | 0.00           |      | 0.00           |      |                |      | ns   |
| toutcobidirpll             | 0.50           | 2.25 | 0.50           | 2.99 |                |      | ns   |
| t <sub>xzbidirpll</sub>    |                | 2.81 |                | 3.80 |                |      | ns   |
| t <sub>zxbidirpll</sub>    |                | 2.81 |                | 3.80 |                |      | ns   |

Tables 103 through 108 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1500E APEX 20KE devices.

| Table 103. EP20K1500E f <sub>MAX</sub> LE Timing Microparameters |         |         |         |          |                |      |      |  |  |
|------------------------------------------------------------------|---------|---------|---------|----------|----------------|------|------|--|--|
| Symbol                                                           | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Speed Grade |      | Unit |  |  |
|                                                                  | Min     | Max     | Min     | Max      | Min            | Max  |      |  |  |
| t <sub>SU</sub>                                                  | 0.25    |         | 0.25    |          | 0.25           |      | ns   |  |  |
| t <sub>H</sub>                                                   | 0.25    |         | 0.25    |          | 0.25           |      | ns   |  |  |
| t <sub>CO</sub>                                                  |         | 0.28    |         | 0.32     |                | 0.33 | ns   |  |  |
| t <sub>LUT</sub>                                                 |         | 0.80    |         | 0.95     |                | 1.13 | ns   |  |  |

Т

| Symbol                  | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|-------------------------|----------------|------|----------------|------|----------------|------|------|
|                         | Min            | Max  | Min            | Max  | Min            | Мах  |      |
| t <sub>ESBARC</sub>     |                | 1.78 |                | 2.02 |                | 1.95 | ns   |
| t <sub>ESBSRC</sub>     |                | 2.52 |                | 2.91 |                | 3.14 | ns   |
| t <sub>ESBAWC</sub>     |                | 3.52 |                | 4.11 |                | 4.40 | ns   |
| t <sub>ESBSWC</sub>     |                | 3.23 |                | 3.84 |                | 4.16 | ns   |
| t <sub>ESBWASU</sub>    | 0.62           |      | 0.67           |      | 0.61           |      | ns   |
| t <sub>ESBWAH</sub>     | 0.41           |      | 0.55           |      | 0.55           |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.77           |      | 0.79           |      | 0.81           |      | ns   |
| t <sub>ESBWDH</sub>     | 0.41           |      | 0.55           |      | 0.55           |      | ns   |
| t <sub>ESBRASU</sub>    | 1.74           |      | 1.92           |      | 1.85           |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.01           |      | 0.23           |      | ns   |
| t <sub>ESBWESU</sub>    | 2.07           |      | 2.28           |      | 2.41           |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBDATASU</sub>  | 0.25           |      | 0.27           |      | 0.29           |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13           |      | 0.13           |      | 0.13           |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.11           |      | 0.04           |      | 0.11           |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.14           |      | 0.11           |      | 0.16           |      | ns   |
| t <sub>ESBDATACO1</sub> |                | 1.29 |                | 1.50 |                | 1.63 | ns   |
| t <sub>ESBDATACO2</sub> |                | 2.55 |                | 2.99 |                | 3.22 | ns   |
| t <sub>ESBDD</sub>      |                | 3.12 |                | 3.57 |                | 3.85 | ns   |
| t <sub>PD</sub>         |                | 1.84 |                | 2.13 |                | 2.32 | ns   |
| t <sub>PTERMSU</sub>    | 1.08           |      | 1.19           |      | 1.32           |      | ns   |
| t <sub>PTERMCO</sub>    |                | 1.31 |                | 1.53 |                | 1.66 | ns   |

| Table 105. EP20K1500E f <sub>MAX</sub> Routing Delays |         |          |         |          |         |      |    |  |  |  |
|-------------------------------------------------------|---------|----------|---------|----------|---------|------|----|--|--|--|
| Symbol                                                | -1 Spee | ed Grade | -2 Spec | ed Grade | -3 Spee | Unit |    |  |  |  |
|                                                       | Min     | Max      | Min     | Мах      | Min     | Max  |    |  |  |  |
| t <sub>F1-4</sub>                                     |         | 0.28     |         | 0.28     |         | 0.28 | ns |  |  |  |
| t <sub>F5-20</sub>                                    |         | 1.36     |         | 1.50     |         | 1.62 | ns |  |  |  |
| t <sub>F20+</sub>                                     |         | 4.43     |         | 4.48     |         | 5.07 | ns |  |  |  |