# E·XF

## Intel - EP20K160EBC356-2 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Det | ta | il | s |
|-----|----|----|---|
|     |    |    |   |

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 640                                                         |
| Number of Logic Elements/Cells | 6400                                                        |
| Total RAM Bits                 | 81920                                                       |
| Number of I/O                  | 271                                                         |
| Number of Gates                | 404000                                                      |
| Voltage - Supply               | 1.71V ~ 1.89V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 356-LBGA                                                    |
| Supplier Device Package        | 356-BGA (35x35)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k160ebc356-2 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. Additional APEX 20K Device Features |           |           | Note (1)  |           |            |            |
|----------------------------------------------|-----------|-----------|-----------|-----------|------------|------------|
| Feature                                      | EP20K300E | EP20K400  | EP20K400E | EP20K600E | EP20K1000E | EP20K1500E |
| Maximum system gates                         | 728,000   | 1,052,000 | 1,052,000 | 1,537,000 | 1,772,000  | 2,392,000  |
| Typical gates                                | 300,000   | 400,000   | 400,000   | 600,000   | 1,000,000  | 1,500,000  |
| LEs                                          | 11,520    | 16,640    | 16,640    | 24,320    | 38,400     | 51,840     |
| ESBs                                         | 72        | 104       | 104       | 152       | 160        | 216        |
| Maximum<br>RAM bits                          | 147,456   | 212,992   | 212,992   | 311,296   | 327,680    | 442,368    |
| Maximum<br>macrocells                        | 1,152     | 1,664     | 1,664     | 2,432     | 2,560      | 3,456      |
| Maximum user I/O<br>pins                     | 408       | 502       | 488       | 588       | 708        | 808        |

#### Note to Tables 1 and 2:

 The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to 57,000 additional gates.

Additional Features

- Designed for low-power operation
  - 1.8-V and 2.5-V supply voltage (see Table 3)
  - MultiVolt<sup>™</sup> I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - ESB offering programmable power-saving mode

| Feature                                                     | De                               | vice                                                                                                                           |
|-------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
|                                                             | EP20K100<br>EP20K200<br>EP20K400 | EP20K30E<br>EP20K60E<br>EP20K100E<br>EP20K160E<br>EP20K200E<br>EP20K300E<br>EP20K400E<br>EP20K600E<br>EP20K1000E<br>EP20K1500E |
| Internal supply voltage (V <sub>CCINT</sub> )               | 2.5 V                            | 1.8 V                                                                                                                          |
| MultiVolt I/O interface voltage levels (V <sub>CCIO</sub> ) | 2.5 V, 3.3 V, 5.0 V              | 1.8 V, 2.5 V, 3.3 V, 5.0 V (1)                                                                                                 |

#### Note to Table 3:

(1) APEX 20KE devices can be 5.0-V tolerant by using an external resistor.

APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

## **MegaLAB Structure**

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.







Figure 6. APEX 20K Carry Chain

ESBs can implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the ESB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. Circuits using the ESB's selftimed RAM must only meet the setup and hold time specifications of the global clock.

ESB inputs are driven by the adjacent local interconnect, which in turn can be driven by the MegaLAB or FastTrack Interconnect. Because the ESB can be driven by the local interconnect, an adjacent LE can drive it directly for fast memory access. ESB outputs drive the MegaLAB and FastTrack Interconnect. In addition, ten ESB outputs, nine of which are unique output lines, drive the local interconnect for fast connection to adjacent LEs or for fast feedback product-term logic.

When implementing memory, each ESB can be configured in any of the following sizes:  $128 \times 16$ ,  $256 \times 8$ ,  $512 \times 4$ ,  $1,024 \times 2$ , or  $2,048 \times 1$ . By combining multiple ESBs, the Quartus II software implements larger memory blocks automatically. For example, two  $128 \times 16$  RAM blocks can be combined to form a  $128 \times 32$  RAM block, and two  $512 \times 4$  RAM blocks can be combined to form a  $512 \times 8$  RAM block. Memory performance does not degrade for memory blocks up to 2,048 words deep. Each ESB can implement a 2,048-word-deep memory; the ESBs are used in parallel, eliminating the need for any external control logic and its associated delays.

To create a high-speed memory block that is more than 2,048 words deep, ESBs drive tri-state lines. Each tri-state line connects all ESBs in a column of MegaLAB structures, and drives the MegaLAB interconnect and row and column FastTrack Interconnect throughout the column. Each ESB incorporates a programmable decoder to activate the tri-state driver appropriately. For instance, to implement 8,192-word-deep memory, four ESBs are used. Eleven address lines drive the ESB memory, and two more drive the tri-state decoder. Depending on which 2,048-word memory page is selected, the appropriate ESB driver is turned on, driving the output to the tri-state line. The Quartus II software automatically combines ESBs with tri-state lines to form deeper memory blocks. The internal tri-state control logic is designed to avoid internal contention and floating lines. See Figure 18.



#### Figure 25. APEX 20K Bidirectional I/O Registers Note (1)



#### **Altera Corporation**

## Figure 26. APEX 20KE Bidirectional I/O Registers N





#### Notes to Figure 26:

- (1) This programmable delay has four settings: off and three levels of delay.
- (2) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin.

## Advanced I/O Standard Support

APEX 20KE IOEs support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, 3.3-V PCI, PCI-X, 3.3-V AGP, LVDS, LVPECL, GTL+, CTT, HSTL Class I, SSTL-3 Class I and II, and SSTL-2 Class I and II.



For more information on I/O standards supported by APEX 20KE devices, see *Application Note* 117 (*Using Selectable I/O Standards in Altera Devices*).

The APEX 20KE device contains eight I/O banks. In QFP packages, the banks are linked to form four I/O banks. The I/O banks directly support all standards except LVDS and LVPECL. All I/O banks can support LVDS and LVPECL with the addition of external resistors. In addition, one block within a bank contains circuitry to support high-speed True-LVDS and LVPECL inputs, and another block within a particular bank supports high-speed True-LVDS and LVPECL outputs. The LVDS blocks support all of the I/O standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Each bank can also use a separate V<sub>REF</sub> level so that each bank can support any of the terminated standards (such as SSTL-3) independently. Within a bank, any one of the terminated standards can be supported. EP20K300E and larger APEX 20KE devices support the LVDS interface for data pins (smaller devices support LVDS clock pins, but not data pins). All EP20K300E and larger devices support the LVDS interface for data pins up to 155 Mbit per channel; EP20K400E devices and larger with an X-suffix on the ordering code add a serializer/deserializer circuit and PLL for higher-speed support.

Each bank can support multiple standards with the same VCCIO for output pins. Each bank can support one voltage-referenced I/O standard, but it can support multiple I/O standards with the same VCCIO voltage level. For example, when VCCIO is 3.3 V, a bank can support LVTTL, LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs.

When the LVDS banks are not used as LVDS I/O banks, they support all of the other I/O standards. Figure 29 shows the arrangement of the APEX 20KE I/O banks.

Under hot socketing conditions, APEX 20KE devices will not sustain any damage, but the I/O pins will drive out.

# MultiVolt I/O Interface

The APEX device architecture supports the MultiVolt I/O interface feature, which allows APEX devices in all packages to interface with systems of different supply voltages. The devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The APEX 20K VCCINT pins must always be connected to a 2.5 V power supply. With a 2.5-V V<sub>CCINT</sub> level, input pins are 2.5-V, 3.3-V, and 5.0-V tolerant. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems.

| Table 12. 5.0-V Tolerant APEX 20K MultiVolt I/O Support    |              |              |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|------------------------------------------------------------|--------------|--------------|--------------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| V <sub>CCIO</sub> (V) Input Signals (V) Output Signals (V) |              |              |              |              |              | (V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| -                                                          | 2.5          | 3.3          | 5.0          | 2.5          | 3.3          | 5.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 2.5                                                        | $\checkmark$ | √(1)         | <b>√</b> (1) | ✓            |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 3.3                                                        | $\checkmark$ | $\checkmark$ | <b>√</b> (1) | <b>√</b> (2) | $\checkmark$ | <ul> <li>Image: A start of the start of</li></ul> |  |

Table 12 summarizes 5.0-V tolerant APEX 20K MultiVolt I/O support.

#### Notes to Table 12:

- The PCI clamping diode must be disabled to drive an input with voltages higher than V<sub>CCIO</sub>.
- (2) When  $V_{CCIO} = 3.3 \text{ V}$ , an APEX 20K device can drive a 2.5-V device with 3.3-V tolerant inputs.

Open-drain output pins on 5.0-V tolerant APEX 20K devices (with a pullup resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a V<sub>IH</sub> of 3.5 V. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pullup resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor. For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used.

| Table 14. Multiplication Factor Combinations |          |  |  |  |  |  |
|----------------------------------------------|----------|--|--|--|--|--|
| Clock 1 Clock 2                              |          |  |  |  |  |  |
| ×1 ×1                                        |          |  |  |  |  |  |
| ×1, ×2                                       | ×1,×2 ×2 |  |  |  |  |  |
| ×1, ×2, ×4                                   | ×4       |  |  |  |  |  |

## APEX 20KE ClockLock Feature

APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs.

The following sections describe some of the features offered by the APEX 20KE PLLs.

### External PLL Feedback

The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM.

### Clock Multiplication

The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$  or  $m/(n \times v)$ , where *m* and *k* range from 2 to 160, and *n* and *v* range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration.

| Table 19. APEX 20K J       | Table 19. APEX 20K JTAG Instructions                                                                                                                                                                                                 |  |  |  |  |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction           | Description                                                                                                                                                                                                                          |  |  |  |  |
| SAMPLE/PRELOAD             | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |  |  |  |  |
| EXTEST                     | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                               |  |  |  |  |
| BYPASS (1)                 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |  |  |  |  |
| USERCODE                   | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                                            |  |  |  |  |
| IDCODE                     | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |  |  |  |  |
| ICR Instructions           | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>™</sup> or ByteBlasterMV <sup>™</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.                 |  |  |  |  |
| SignalTap Instructions (1) | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |  |  |  |  |

## able 19 APFX 20K .ITAG Instruction

#### Note to Table 19:

(1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.

| Table 2            | 8. APEX 20KE Device Recommende                      | ed Operating Conditions |                  |                   |      |
|--------------------|-----------------------------------------------------|-------------------------|------------------|-------------------|------|
| Symbol             | Parameter                                           | Conditions              | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)                | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)                | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)                | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
|                    | Supply voltage for output buffers, 1.8-V operation  | (3), (4)                | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| VI                 | Input voltage                                       | (5), (6)                | -0.5             | 4.0               | V    |
| Vo                 | Output voltage                                      |                         | 0                | V <sub>CCIO</sub> | V    |
| ТJ                 | Junction temperature                                | For commercial use      | 0                | 85                | °C   |
|                    |                                                     | For industrial use      | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                         |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                         |                  | 40                | ns   |

| Table 36. APEX 20KE Routing Timing Microparameters         Note (1) |                                                    |  |  |  |  |
|---------------------------------------------------------------------|----------------------------------------------------|--|--|--|--|
| Symbol Parameter                                                    |                                                    |  |  |  |  |
| t <sub>F1-4</sub>                                                   | Fanout delay using Local Interconnect              |  |  |  |  |
| t <sub>F5-20</sub>                                                  | Fanout delay estimate using MegaLab Interconnect   |  |  |  |  |
| t <sub>F20+</sub>                                                   | Fanout delay estimate using FastTrack Interconnect |  |  |  |  |

#### Note to Table 36:

 These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.

| Table 37. APEX 20KE Functional Timing Microparameters |                                        |  |  |  |
|-------------------------------------------------------|----------------------------------------|--|--|--|
| Symbol                                                | Parameter                              |  |  |  |
| ТСН                                                   | Minimum clock high time from clock pin |  |  |  |
| TCL                                                   | Minimum clock low time from clock pin  |  |  |  |
| TCLRP                                                 | LE clear Pulse Width                   |  |  |  |
| TPREP                                                 | LE preset pulse width                  |  |  |  |
| TESBCH                                                | Clock high time for ESB                |  |  |  |
| TESBCL                                                | Clock low time for ESB                 |  |  |  |
| TESBWP                                                | Write pulse width                      |  |  |  |
| TESBRP                                                | Read pulse width                       |  |  |  |

# Table 37. APEX 20KE Functional Timing Microparameters

Tables 38 and 39 describe the APEX 20KE external timing parameters.

| Table 38. APEX 20KE External Timing Parameters       Note (1) |                                                                           |            |  |  |  |
|---------------------------------------------------------------|---------------------------------------------------------------------------|------------|--|--|--|
| Symbol                                                        | Symbol Clock Parameter Condition                                          |            |  |  |  |
| t <sub>INSU</sub>                                             | Setup time with global clock at IOE input register                        |            |  |  |  |
| t <sub>INH</sub>                                              | Hold time with global clock at IOE input register                         |            |  |  |  |
| t <sub>оитсо</sub>                                            | Clock-to-output delay with global clock at IOE output register C1 = 10 pF |            |  |  |  |
| t <sub>INSUPLL</sub>                                          | Setup time with PLL clock at IOE input register                           |            |  |  |  |
| t <sub>INHPLL</sub>                                           | Hold time with PLL clock at IOE input register                            |            |  |  |  |
| t <sub>OUTCOPLL</sub>                                         | Clock-to-output delay with PLL clock at IOE output register               | C1 = 10 pF |  |  |  |

Tables 55 through 60 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K60E APEX 20KE devices.

| Table 55. EP20K60E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |  |
|---------------------------------------------------------------|------|------|------|------|------|------|------|--|
| Symbol                                                        | -    | 1    | -2   |      | -3   |      | Unit |  |
|                                                               | Min  | Max  | Min  | Max  | Min  | Max  |      |  |
| t <sub>SU</sub>                                               | 0.17 |      | 0.15 |      | 0.16 |      | ns   |  |
| t <sub>H</sub>                                                | 0.32 |      | 0.33 |      | 0.39 |      | ns   |  |
| t <sub>CO</sub>                                               |      | 0.29 |      | 0.40 |      | 0.60 | ns   |  |
| t <sub>LUT</sub>                                              |      | 0.77 |      | 1.07 |      | 1.59 | ns   |  |

| Symbol             | -    | -1  |      | -2  |      | -3  |    |
|--------------------|------|-----|------|-----|------|-----|----|
|                    | Min  | Max | Min  | Max | Min  | Max |    |
| t <sub>CH</sub>    | 2.00 |     | 2.00 |     | 2.00 |     | ns |
| t <sub>CL</sub>    | 2.00 |     | 2.00 |     | 2.00 |     | ns |
| t <sub>CLRP</sub>  | 0.20 |     | 0.20 |     | 0.20 |     | ns |
| t <sub>PREP</sub>  | 0.20 |     | 0.20 |     | 0.20 |     | ns |
| t <sub>ESBCH</sub> | 2.00 |     | 2.00 |     | 2.00 |     | ns |
| t <sub>ESBCL</sub> | 2.00 |     | 2.00 |     | 2.00 |     | ns |
| t <sub>ESBWP</sub> | 1.29 |     | 1.53 |     | 1.66 |     | ns |
| t <sub>ESBRP</sub> | 1.11 |     | 1.29 |     | 1.41 |     | ns |

| Table 65. EP20K100E External Timing Parameters |      |      |      |      |      |      |      |  |  |
|------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                         | -    | 1    |      | -2   | -3   |      | Unit |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>INSU</sub>                              | 2.23 |      | 2.32 |      | 2.43 |      | ns   |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>outco</sub>                             | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns   |  |  |
| t <sub>INSUPLL</sub>                           | 1.58 |      | 1.66 |      | -    |      | ns   |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |
| t <sub>outcopll</sub>                          | 0.50 | 2.96 | 0.50 | 3.29 | -    | -    | ns   |  |  |

| Symbol                     | -1   |      | -2   |      | -3   |      | Unit |
|----------------------------|------|------|------|------|------|------|------|
|                            | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>insubidir</sub>     | 2.74 |      | 2.96 |      | 3.19 |      | ns   |
| t <sub>inhbidir</sub>      | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>оитсовідія</sub>    | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns   |
| t <sub>xzbidir</sub>       |      | 5.00 |      | 5.48 |      | 5.89 | ns   |
| t <sub>zxbidir</sub>       |      | 5.00 |      | 5.48 |      | 5.89 | ns   |
| t <sub>insubidirpll</sub>  | 4.64 |      | 5.03 |      | -    |      | ns   |
| t <sub>inhbidirpll</sub>   | 0.00 |      | 0.00 |      | -    |      | ns   |
| t <sub>outcobidirpll</sub> | 0.50 | 2.96 | 0.50 | 3.29 | -    | -    | ns   |
| t <sub>xzbidirpll</sub>    |      | 3.10 |      | 3.42 |      | -    | ns   |
| t <sub>ZXBIDIRPLL</sub>    |      | 3.10 |      | 3.42 |      | -    | ns   |

| Symbol                     | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|----------------------------|----------------|------|----------------|------|----------------|------|------|
| -                          | Min            | Max  | Min            | Max  | Min            | Max  |      |
| t <sub>insubidir</sub>     | 2.93           |      | 3.23           |      | 3.44           |      | ns   |
| t <sub>inhbidir</sub>      | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| toutcobidir                | 2.00           | 5.25 | 2.00           | 5.79 | 2.00           | 6.32 | ns   |
| t <sub>XZBIDIR</sub>       |                | 5.95 |                | 6.77 |                | 7.12 | ns   |
| t <sub>zxbidir</sub>       |                | 5.95 |                | 6.77 |                | 7.12 | ns   |
| t <sub>insubidirpll</sub>  | 4.31           |      | 4.76           |      | -              |      | ns   |
| t <sub>inhbidirpll</sub>   | 0.00           |      | 0.00           |      | -              |      | ns   |
| t <sub>outcobidirpll</sub> | 0.50           | 2.25 | 0.50           | 2.45 | -              | -    | ns   |
| t <sub>xzbidirpll</sub>    |                | 2.94 |                | 3.43 |                | -    | ns   |
| t <sub>zxbidirpll</sub>    |                | 2.94 |                | 3.43 |                | -    | ns   |

Tables 91 through 96 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices.

| Table 91. EP20K600E f <sub>MAX</sub> LE Timing Microparameters |                |      |         |          |                |      |      |  |  |
|----------------------------------------------------------------|----------------|------|---------|----------|----------------|------|------|--|--|
| Symbol                                                         | -1 Speed Grade |      | -2 Spee | ed Grade | -3 Speed Grade |      | Unit |  |  |
|                                                                | Min            | Max  | Min     | Max      | Min            | Max  |      |  |  |
| t <sub>SU</sub>                                                | 0.16           |      | 0.16    |          | 0.17           |      | ns   |  |  |
| t <sub>H</sub>                                                 | 0.29           |      | 0.33    |          | 0.37           |      | ns   |  |  |
| t <sub>CO</sub>                                                |                | 0.65 |         | 0.38     |                | 0.49 | ns   |  |  |
| t <sub>LUT</sub>                                               |                | 0.70 |         | 1.00     |                | 1.30 | ns   |  |  |

Т

Tables 97 through 102 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices.

| Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters |                |      |         |                |      |         |      |  |  |
|-----------------------------------------------------------------|----------------|------|---------|----------------|------|---------|------|--|--|
| Symbol                                                          | -1 Speed Grade |      | -2 Spec | -2 Speed Grade |      | d Grade | Unit |  |  |
|                                                                 | Min            | Max  | Min     | Max            | Min  | Max     |      |  |  |
| t <sub>SU</sub>                                                 | 0.25           |      | 0.25    |                | 0.25 |         | ns   |  |  |
| t <sub>H</sub>                                                  | 0.25           |      | 0.25    |                | 0.25 |         | ns   |  |  |
| t <sub>CO</sub>                                                 |                | 0.28 |         | 0.32           |      | 0.33    | ns   |  |  |
| t <sub>LUT</sub>                                                |                | 0.80 |         | 0.95           |      | 1.13    | ns   |  |  |

#### APEX 20K Programmable Logic Device Family Data Sheet

| Table 99. EP20K1000E f <sub>MAX</sub> Routing Delays |                |      |                |      |                |      |      |  |  |
|------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|
| Symbol                                               | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                      | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |
| t <sub>F1-4</sub>                                    |                | 0.27 |                | 0.27 |                | 0.27 | ns   |  |  |
| t <sub>F5-20</sub>                                   |                | 1.45 |                | 1.63 |                | 1.75 | ns   |  |  |
| t <sub>F20+</sub>                                    |                | 4.15 |                | 4.33 |                | 4.97 | ns   |  |  |

| Symbol             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | Unit |    |
|--------------------|----------------|-----|----------------|-----|---------|------|----|
|                    | Min            | Max | Min            | Max | Min     | Max  |    |
| t <sub>CH</sub>    | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>CL</sub>    | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>CLRP</sub>  | 0.20           |     | 0.20           |     | 0.20    |      | ns |
| t <sub>PREP</sub>  | 0.20           |     | 0.20           |     | 0.20    |      | ns |
| t <sub>ESBCH</sub> | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>ESBCL</sub> | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>ESBWP</sub> | 1.28           |     | 1.51           |     | 1.65    |      | ns |
| t <sub>ESBRP</sub> | 1.11           |     | 1.29           |     | 1.41    |      | ns |

| Table 101. EP20K1000E External Timing Parameters |                |      |         |                |      |                |    |  |  |  |
|--------------------------------------------------|----------------|------|---------|----------------|------|----------------|----|--|--|--|
| Symbol                                           | -1 Speed Grade |      | -2 Spee | -2 Speed Grade |      | -3 Speed Grade |    |  |  |  |
|                                                  | Min            | Max  | Min     | Max            | Min  | Max            |    |  |  |  |
| t <sub>INSU</sub>                                | 2.70           |      | 2.84    |                | 2.97 |                | ns |  |  |  |
| t <sub>INH</sub>                                 | 0.00           |      | 0.00    |                | 0.00 |                | ns |  |  |  |
| t <sub>outco</sub>                               | 2.00           | 5.75 | 2.00    | 6.33           | 2.00 | 6.90           | ns |  |  |  |
| t <sub>INSUPLL</sub>                             | 1.64           |      | 2.09    |                | -    |                | ns |  |  |  |
| t <sub>INHPLL</sub>                              | 0.00           |      | 0.00    |                | -    |                | ns |  |  |  |
| t <sub>outcopll</sub>                            | 0.50           | 2.25 | 0.50    | 2.99           | -    | -              | ns |  |  |  |

| Symbol                     | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |
|----------------------------|----------------|------|---------|---------|---------|------|----|
|                            | Min            | Max  | Min     | Max     | Min     | Max  |    |
| t <sub>insubidir</sub>     | 3.22           |      | 3.33    |         | 3.51    |      | ns |
| t <sub>inhbidir</sub>      | 0.00           |      | 0.00    |         | 0.00    |      | ns |
| toutcobidir                | 2.00           | 5.75 | 2.00    | 6.33    | 2.00    | 6.90 | ns |
| t <sub>xzbidir</sub>       |                | 6.31 |         | 7.09    |         | 7.76 | ns |
| t <sub>ZXBIDIR</sub>       |                | 6.31 |         | 7.09    |         | 7.76 | ns |
| t <sub>insubidirpl</sub> L | 3.25           |      | 3.26    |         |         |      | ns |
| t <sub>inhbidirpll</sub>   | 0.00           |      | 0.00    |         |         |      | ns |
| toutcobidirpll             | 0.50           | 2.25 | 0.50    | 2.99    |         |      | ns |
| t <sub>xzbidirpll</sub>    |                | 2.81 |         | 3.80    |         |      | ns |
| t <sub>zxbidirpll</sub>    |                | 2.81 |         | 3.80    |         |      | ns |

Tables 103 through 108 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1500E APEX 20KE devices.

| Table 103. EP20K1500E f <sub>MAX</sub> LE Timing Microparameters |                |      |         |                |      |         |      |  |
|------------------------------------------------------------------|----------------|------|---------|----------------|------|---------|------|--|
| Symbol                                                           | -1 Speed Grade |      | -2 Spee | -2 Speed Grade |      | d Grade | Unit |  |
|                                                                  | Min            | Max  | Min     | Max            | Min  | Max     |      |  |
| t <sub>SU</sub>                                                  | 0.25           |      | 0.25    |                | 0.25 |         | ns   |  |
| t <sub>H</sub>                                                   | 0.25           |      | 0.25    |                | 0.25 |         | ns   |  |
| t <sub>co</sub>                                                  |                | 0.28 |         | 0.32           |      | 0.33    | ns   |  |
| t <sub>LUT</sub>                                                 |                | 0.80 |         | 0.95           |      | 1.13    | ns   |  |

Т

SRAM configuration elements allow APEX 20K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming usermode operation. In-field upgrades can be performed by distributing new configuration files.

## **Configuration Schemes**

The configuration data for an APEX 20K device can be loaded with one of five configuration schemes (see Table 111), chosen on the basis of the target application. An EPC2 or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of an APEX 20K device. When a configuration device is used, the system can configure automatically at system power-up.

Multiple APEX 20K devices can be configured in any of five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device.

| Table 111. Data Sources for Configura | ntion                                                               |
|---------------------------------------|---------------------------------------------------------------------|
| Configuration Scheme                  | Data Source                                                         |
| Configuration device                  | EPC1, EPC2, EPC16 configuration devices                             |
| Passive serial (PS)                   | MasterBlaster or ByteBlasterMV download cable or serial data source |
| Passive parallel asynchronous (PPA)   | Parallel data source                                                |
| Passive parallel synchronous (PPS)    | Parallel data source                                                |
| JTAG                                  | MasterBlaster or ByteBlasterMV download cable or a microprocessor   |
|                                       | with a Jam or JBC File                                              |



For more information on configuration, see *Application Note* 116 (*Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices.*)

# **Device Pin-Outs**

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information

## Version 4.1

APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes:

- *t*<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104.
- Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.