# E·XFL

# Intel - EP20K160EBC356-2X Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 640                                                          |
| Number of Logic Elements/Cells | 6400                                                         |
| Total RAM Bits                 | 81920                                                        |
| Number of I/O                  | 271                                                          |
| Number of Gates                | 404000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 356-LBGA                                                     |
| Supplier Device Package        | 356-BGA (35x35)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k160ebc356-2x |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. Additiona       | al APEX 20K De | vice Features | Note (1)  |           |            |            |
|--------------------------|----------------|---------------|-----------|-----------|------------|------------|
| Feature                  | EP20K300E      | EP20K400      | EP20K400E | EP20K600E | EP20K1000E | EP20K1500E |
| Maximum system gates     | 728,000        | 1,052,000     | 1,052,000 | 1,537,000 | 1,772,000  | 2,392,000  |
| Typical gates            | 300,000        | 400,000       | 400,000   | 600,000   | 1,000,000  | 1,500,000  |
| LEs                      | 11,520         | 16,640        | 16,640    | 24,320    | 38,400     | 51,840     |
| ESBs                     | 72             | 104           | 104       | 152       | 160        | 216        |
| Maximum<br>RAM bits      | 147,456        | 212,992       | 212,992   | 311,296   | 327,680    | 442,368    |
| Maximum<br>macrocells    | 1,152          | 1,664         | 1,664     | 2,432     | 2,560      | 3,456      |
| Maximum user I/O<br>pins | 408            | 502           | 488       | 588       | 708        | 808        |

#### Note to Tables 1 and 2:

 The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to 57,000 additional gates.

Additional Features

- Designed for low-power operation
  - 1.8-V and 2.5-V supply voltage (see Table 3)
  - MultiVolt<sup>™</sup> I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - ESB offering programmable power-saving mode

| Table 3. APEX 20K Supply Voltages                           |                                  |                                                                                                                                |  |  |  |  |  |  |  |
|-------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Feature                                                     | De                               | vice                                                                                                                           |  |  |  |  |  |  |  |
|                                                             | EP20K100<br>EP20K200<br>EP20K400 | EP20K30E<br>EP20K60E<br>EP20K100E<br>EP20K160E<br>EP20K200E<br>EP20K300E<br>EP20K400E<br>EP20K600E<br>EP20K1000E<br>EP20K1500E |  |  |  |  |  |  |  |
| Internal supply voltage (V <sub>CCINT</sub> )               | 2.5 V                            | 1.8 V                                                                                                                          |  |  |  |  |  |  |  |
| MultiVolt I/O interface voltage levels (V <sub>CCIO</sub> ) | 2.5 V, 3.3 V, 5.0 V              | 1.8 V, 2.5 V, 3.3 V, 5.0 V (1)                                                                                                 |  |  |  |  |  |  |  |

#### Note to Table 3:

(1) APEX 20KE devices can be 5.0-V tolerant by using an external resistor.

Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations

- Altera MegaCore<sup>®</sup> functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions
- NativeLink<sup>™</sup> integration with popular synthesis, simulation, and timing analysis tools
- Quartus II SignalTap<sup>®</sup> embedded logic analyzer simplifies in-system design evaluation by giving access to internal nodes during device operation
- Supports popular revision-control software packages including PVCS, Revision Control System (RCS), and Source Code Control System (SCCS)

 Table 4. APEX 20K QFP, BGA & PGA Package Options & I/O Count
 Notes (1), (2)

| Device     | 144-Pin<br>TQFP | 208-Pin<br>PQFP<br>RQFP | 240-Pin<br>PQFP<br>RQFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |
|------------|-----------------|-------------------------|-------------------------|-------------|-------------|-------------|
| EP20K30E   | 92              | 125                     |                         |             |             |             |
| EP20K60E   | 92              | 148                     | 151                     | 196         |             |             |
| EP20K100   | 101             | 159                     | 189                     | 252         |             |             |
| EP20K100E  | 92              | 151                     | 183                     | 246         |             |             |
| EP20K160E  | 88              | 143                     | 175                     | 271         |             |             |
| EP20K200   |                 | 144                     | 174                     | 277         |             |             |
| EP20K200E  |                 | 136                     | 168                     | 271         | 376         |             |
| EP20K300E  |                 |                         | 152                     |             | 408         |             |
| EP20K400   |                 |                         |                         |             | 502         | 502         |
| EP20K400E  |                 |                         |                         |             | 488         |             |
| EP20K600E  |                 |                         |                         |             | 488         |             |
| EP20K1000E |                 |                         |                         |             | 488         |             |
| EP20K1500E |                 |                         |                         |             | 488         |             |

| Feature                        | APEX 20K Devices                      | APFX 20KF Devices                                         |
|--------------------------------|---------------------------------------|-----------------------------------------------------------|
|                                |                                       |                                                           |
|                                |                                       |                                                           |
|                                |                                       |                                                           |
| 32/64-Bit, 33-MHz PCI          | grades                                | Full compliance in -1, -2 speed grades                    |
| 32/64-Bit, 66-MHz PCI          | -                                     | Full compliance in -1 speed grade                         |
| MultiVolt I/O                  | 2.5-V or 3.3-V V <sub>CCIO</sub>      | 1.8-V, 2.5-V, or 3.3-V V <sub>CCIO</sub>                  |
|                                | V <sub>CCIO</sub> selected for device | V <sub>CCIO</sub> selected block-by-block                 |
|                                | Certain devices are 5.0-V tolerant    | 5.0-V tolerant with use of external resistor              |
| ClockLock support              | Clock delay reduction                 | Clock delay reduction                                     |
|                                | 2× and 4× clock multiplication        | $m/(n \times v)$ or $m/(n \times k)$ clock multiplication |
|                                |                                       | Drive ClockLock output off-chip                           |
|                                |                                       | External clock feedback                                   |
|                                |                                       | ClockShift                                                |
|                                |                                       | LVDS support                                              |
|                                |                                       | Up to four PLLs                                           |
|                                |                                       | ClockShift, clock phase adjustment                        |
| Dedicated clock and input pins | Six                                   | Eight                                                     |
| I/O standard support           | 2.5-V, 3.3-V, 5.0-V I/O               | 1.8-V, 2.5-V, 3.3-V, 5.0-V I/O                            |
|                                | 3.3-V PCI                             | 2.5-V I/O                                                 |
|                                | Low-voltage complementary             | 3.3-V PCI and PCI-X                                       |
|                                | metal-oxide semiconductor             | 3.3-V Advanced Graphics Port (AGP)                        |
|                                | (LVCMOS)                              | Center tap terminated (CTT)                               |
|                                | Low-voltage transistor-to-transistor  | GTL+                                                      |
|                                | logic (LVTTL)                         | LVCMOS                                                    |
|                                |                                       |                                                           |
|                                |                                       | True-LVDS and LVPECL data pins                            |
|                                |                                       | (In EP20K300E and larger devices)                         |
|                                |                                       | LVDS and LVPECL signaling (in all BGA                     |
|                                |                                       | and FineLine BGA devices)                                 |
|                                |                                       | LVDS and LVPECL data pins up to                           |
|                                |                                       | 156 Mbps (III - I speed grade devices)                    |
|                                |                                       |                                                           |
|                                |                                       |                                                           |
|                                |                                       | SSTL-3 Class Land II                                      |
| Memory support                 | Dual-port BAM                         | CAM                                                       |
|                                | FIFO                                  | Dual-port BAM                                             |
|                                | BAM                                   | FIFO                                                      |
|                                | BOM                                   | BAM                                                       |
|                                |                                       | ROM                                                       |

#### **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB.

APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.





#### Cascade Chain

With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.



Figure 7. APEX 20K Cascade Chain

#### LAB-Wide Normal Mode (1) Clock Enable (2) Carry-In (3) Cascade-In LE-Out data1 data2 PRN 4-Input D Q LUT data3 LE-Out ENA data4 CLRN Cascade-Out LAB-Wide Arithmetic Mode Clock Enable (2) Carry-In Cascade-In LE-Out PRN data1 Q D 3-Input data2 LUT LE-Out ENA CLRN 3-Input LUT Cascade-Out Carry-Out

#### Figure 8. APEX 20K LE Operating Modes





#### Notes to Figure 8:

- (1) LEs in normal mode support register packing.
- (2) There are two LAB-wide clock enables per LAB.
- (3) When using the carry-in in normal mode, the packed register feature is unavailable.
- (4) A register feedback multiplexer is available on LE1 of each LAB.
- (5) The DATA1 and DATA2 input signals can supply counter enable, up or down control, or register feedback signals for LEs other than the second LE in an LAB.
- (6) The LAB-wide synchronous clear and LAB wide synchronous load affect all registers in an LAB.



Figure 10. FastTrack Connection to Local Interconnect

#### Figure 13. Product-Term Logic in ESB



#### Note to Figure 13:

(1) APEX 20KE devices have four dedicated clocks.

#### Macrocells

APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register.

Combinatorial logic is implemented in the product terms. The productterm select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell.

### Implementing Logic in ROM

In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate.

# **Programmable Speed/Power Control**

APEX 20K ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>™</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current.

Designers can program each ESB in the APEX 20K device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power.

# I/O Structure

The APEX 20K IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times, or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The Quartus II software Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20K IOE offers one output enable per pin, the Quartus II software Compiler can emulate open-drain operation efficiently.

The APEX 20K IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay. Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 27 shows how a row IOE connects to the interconnect.



| Table 2          | Table 26. APEX 20K 5.0-V Tolerant Device Capacitance       Notes (2), (14) |                                     |     |     |      |  |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|--|--|
| Symbol           | Parameter                                                                  | Conditions                          | Min | Max | Unit |  |  |  |  |  |  |  |
| C <sub>IN</sub>  | Input capacitance                                                          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |  |  |  |  |  |
| CINCLK           | Input capacitance on dedicated clock pin                                   | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |  |  |  |
| C <sub>OUT</sub> | Output capacitance                                                         | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |  |  |  |  |  |

#### Notes to Tables 23 through 26:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- All APEX 20K devices are 5.0-V tolerant. (2)
- (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- Numbers in parentheses are for industrial-temperature-range devices. (4)
- Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically. (5)
- All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are (6) powered.
- (7)Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  or 3.3 V.
- These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on (8)page 62.
- (9) The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 33 on page 68.
- (10) The I<sub>OH</sub> parameter refers to high-level TTL, PCI or CMOS output current.
- (11) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (12) This value is specified for normal device operation. The value may vary during power-up.
- (13) Pin pull-up resistance values will be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (14) Capacitance is sample-tested only.

Tables 27 through 30 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KE devices.

| Table 2            | Table 27. APEX 20KE Device Absolute Maximum Ratings         Note (1) |                                                |      |     |      |  |  |  |  |  |  |
|--------------------|----------------------------------------------------------------------|------------------------------------------------|------|-----|------|--|--|--|--|--|--|
| Symbol             | Parameter                                                            | Conditions                                     | Min  | Max | Unit |  |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage                                                       | With respect to ground (2)                     | -0.5 | 2.5 | V    |  |  |  |  |  |  |
| V <sub>CCIO</sub>  |                                                                      |                                                | -0.5 | 4.6 | V    |  |  |  |  |  |  |
| VI                 | DC input voltage                                                     |                                                | -0.5 | 4.6 | V    |  |  |  |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin                                           |                                                | -25  | 25  | mA   |  |  |  |  |  |  |
| T <sub>STG</sub>   | Storage temperature                                                  | No bias                                        | -65  | 150 | °C   |  |  |  |  |  |  |
| T <sub>AMB</sub>   | Ambient temperature                                                  | Under bias                                     | -65  | 135 | °C   |  |  |  |  |  |  |
| Τ <sub>J</sub>     | Junction temperature                                                 | PQFP, RQFP, TQFP, and BGA packages, under bias |      | 135 | °C   |  |  |  |  |  |  |
|                    |                                                                      | Ceramic PGA packages, under bias               |      | 150 | °C   |  |  |  |  |  |  |

Figures 38 and 39 show the asynchronous and synchronous timing waveforms, respectively, for the ESB macroparameters in Table 31.



Figure 38. ESB Asynchronous Timing Waveforms

| Table 62. EP20k         | (100E f <sub>MAX</sub> ESE | B Timing Micr | oparameters | 1    |       |      |    |
|-------------------------|----------------------------|---------------|-------------|------|-------|------|----|
| Symbol                  | -                          | 1             |             | -2   |       | -3   |    |
|                         | Min                        | Max           | Min         | Max  | Min   | Max  |    |
| t <sub>ESBARC</sub>     |                            | 1.61          |             | 1.84 |       | 1.97 | ns |
| t <sub>ESBSRC</sub>     |                            | 2.57          |             | 2.97 |       | 3.20 | ns |
| t <sub>ESBAWC</sub>     |                            | 0.52          |             | 4.09 |       | 4.39 | ns |
| t <sub>ESBSWC</sub>     |                            | 3.17          |             | 3.78 |       | 4.09 | ns |
| t <sub>ESBWASU</sub>    | 0.56                       |               | 6.41        |      | 0.63  |      | ns |
| t <sub>ESBWAH</sub>     | 0.48                       |               | 0.54        |      | 0.55  |      | ns |
| t <sub>ESBWDSU</sub>    | 0.71                       |               | 0.80        |      | 0.81  |      | ns |
| t <sub>ESBWDH</sub>     | .048                       |               | 0.54        |      | 0.55  |      | ns |
| t <sub>ESBRASU</sub>    | 1.57                       |               | 1.75        |      | 1.87  |      | ns |
| t <sub>ESBRAH</sub>     | 0.00                       |               | 0.00        |      | 0.20  |      | ns |
| t <sub>ESBWESU</sub>    | 1.54                       |               | 1.72        |      | 1.80  |      | ns |
| t <sub>ESBWEH</sub>     | 0.00                       |               | 0.00        |      | 0.00  |      | ns |
| t <sub>ESBDATASU</sub>  | -0.16                      |               | -0.20       |      | -0.20 |      | ns |
| t <sub>ESBDATAH</sub>   | 0.13                       |               | 0.13        |      | 0.13  |      | ns |
| t <sub>ESBWADDRSU</sub> | 0.12                       |               | 0.08        |      | 0.13  |      | ns |
| t <sub>ESBRADDRSU</sub> | 0.17                       |               | 0.15        |      | 0.19  |      | ns |
| t <sub>ESBDATACO1</sub> |                            | 1.20          |             | 1.39 |       | 1.52 | ns |
| t <sub>ESBDATACO2</sub> |                            | 2.54          |             | 2.99 |       | 3.22 | ns |
| t <sub>ESBDD</sub>      |                            | 3.06          |             | 3.56 |       | 3.85 | ns |
| t <sub>PD</sub>         |                            | 1.73          |             | 2.02 |       | 2.20 | ns |
| t <sub>PTERMSU</sub>    | 1.11                       |               | 1.26        |      | 1.38  |      | ns |
| t <sub>PTERMCO</sub>    |                            | 1.19          |             | 1.40 |       | 1.08 | ns |

| Table 63. EP20K100E f <sub>MAX</sub> Routing Delays |     |      |          |      |     |      |      |  |  |  |  |
|-----------------------------------------------------|-----|------|----------|------|-----|------|------|--|--|--|--|
| Symbol                                              | -1  |      | ıl -1 -2 |      | -3  |      | Unit |  |  |  |  |
|                                                     | Min | Max  | Min      | Max  | Min | Max  |      |  |  |  |  |
| t <sub>F1-4</sub>                                   |     | 0.24 |          | 0.27 |     | 0.29 | ns   |  |  |  |  |
| t <sub>F5-20</sub>                                  |     | 1.04 |          | 1.26 |     | 1.52 | ns   |  |  |  |  |
| t <sub>F20+</sub>                                   |     | 1.12 |          | 1.36 |     | 1.86 | ns   |  |  |  |  |

Tables 67 through 72 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K160E APEX 20KE devices.

| Table 67. EP20K160E f <sub>MAX</sub> LE Timing Microparameters |          |      |       |      |      |      |    |  |  |  |  |
|----------------------------------------------------------------|----------|------|-------|------|------|------|----|--|--|--|--|
| Symbol                                                         | ol -1 -2 |      | -2 -3 |      |      |      |    |  |  |  |  |
|                                                                | Min      | Max  | Min   | Max  | Min  | Max  |    |  |  |  |  |
| t <sub>SU</sub>                                                | 0.22     |      | 0.24  |      | 0.26 |      | ns |  |  |  |  |
| t <sub>H</sub>                                                 | 0.22     |      | 0.24  |      | 0.26 |      | ns |  |  |  |  |
| t <sub>CO</sub>                                                |          | 0.25 |       | 0.31 |      | 0.35 | ns |  |  |  |  |
| t <sub>LUT</sub>                                               |          | 0.69 |       | 0.88 |      | 1.12 | ns |  |  |  |  |

| Table 76. EP20K200E Minimum Pulse Width Timing Parameters |          |     |           |     |      |     |    |  |  |  |
|-----------------------------------------------------------|----------|-----|-----------|-----|------|-----|----|--|--|--|
| Symbol                                                    | /mbol -1 |     | Jol -1 -2 |     | -3   | -3  |    |  |  |  |
|                                                           | Min      | Max | Min       | Max | Min  | Max |    |  |  |  |
| t <sub>CH</sub>                                           | 1.36     |     | 2.44      |     | 2.65 |     | ns |  |  |  |
| t <sub>CL</sub>                                           | 1.36     |     | 2.44      |     | 2.65 |     | ns |  |  |  |
| t <sub>CLRP</sub>                                         | 0.18     |     | 0.19      |     | 0.21 |     | ns |  |  |  |
| t <sub>PREP</sub>                                         | 0.18     |     | 0.19      |     | 0.21 |     | ns |  |  |  |
| t <sub>ESBCH</sub>                                        | 1.36     |     | 2.44      |     | 2.65 |     | ns |  |  |  |
| t <sub>ESBCL</sub>                                        | 1.36     |     | 2.44      |     | 2.65 |     | ns |  |  |  |
| t <sub>ESBWP</sub>                                        | 1.18     |     | 1.48      |     | 1.76 |     | ns |  |  |  |
| t <sub>ESBRP</sub>                                        | 0.95     |     | 1.17      |     | 1.41 |     | ns |  |  |  |

| Table 77. EP20K200E External Timing Parameters |      |      |      |      |      |      |    |  |  |  |  |
|------------------------------------------------|------|------|------|------|------|------|----|--|--|--|--|
| Symbol                                         | -    | -1   |      | -2   |      | -3   |    |  |  |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |
| t <sub>INSU</sub>                              | 2.24 |      | 2.35 |      | 2.47 |      | ns |  |  |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns |  |  |  |  |
| t <sub>INSUPLL</sub>                           | 2.13 |      | 2.07 |      | -    |      | ns |  |  |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |  |
| t <sub>outcopll</sub>                          | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns |  |  |  |  |

| Table 80. EP20K300E f <sub>MAX</sub> ESB Timing Microparameters |      |      |      |      |      |      |      |  |  |
|-----------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                                          | -    | 1    | -2   |      | -3   |      | Unit |  |  |
|                                                                 | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>ESBARC</sub>                                             |      | 1.79 |      | 2.44 |      | 3.25 | ns   |  |  |
| t <sub>ESBSRC</sub>                                             |      | 2.40 |      | 3.12 |      | 4.01 | ns   |  |  |
| t <sub>ESBAWC</sub>                                             |      | 3.41 |      | 4.65 |      | 6.20 | ns   |  |  |
| t <sub>ESBSWC</sub>                                             |      | 3.68 |      | 4.68 |      | 5.93 | ns   |  |  |
| t <sub>ESBWASU</sub>                                            | 1.55 |      | 2.12 |      | 2.83 |      | ns   |  |  |
| t <sub>ESBWAH</sub>                                             | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>ESBWDSU</sub>                                            | 1.71 |      | 2.33 |      | 3.11 |      | ns   |  |  |
| t <sub>ESBWDH</sub>                                             | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>ESBRASU</sub>                                            | 1.72 |      | 2.34 |      | 3.13 |      | ns   |  |  |
| t <sub>ESBRAH</sub>                                             | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>ESBWESU</sub>                                            | 1.63 |      | 2.36 |      | 3.28 |      | ns   |  |  |
| t <sub>ESBWEH</sub>                                             | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>ESBDATASU</sub>                                          | 0.07 |      | 0.39 |      | 0.80 |      | ns   |  |  |
| t <sub>ESBDATAH</sub>                                           | 0.13 |      | 0.13 |      | 0.13 |      | ns   |  |  |
| t <sub>ESBWADDRSU</sub>                                         | 0.27 |      | 0.67 |      | 1.17 |      | ns   |  |  |
| t <sub>ESBRADDRSU</sub>                                         | 0.34 |      | 0.75 |      | 1.28 |      | ns   |  |  |
| t <sub>ESBDATACO1</sub>                                         |      | 1.03 |      | 1.20 |      | 1.40 | ns   |  |  |
| t <sub>ESBDATACO2</sub>                                         |      | 2.33 |      | 3.18 |      | 4.24 | ns   |  |  |
| t <sub>ESBDD</sub>                                              |      | 3.41 |      | 4.65 |      | 6.20 | ns   |  |  |
| t <sub>PD</sub>                                                 |      | 1.68 |      | 2.29 |      | 3.06 | ns   |  |  |
| t <sub>PTERMSU</sub>                                            | 0.96 |      | 1.48 |      | 2.14 |      | ns   |  |  |
| t <sub>PTERMCO</sub>                                            |      | 1.05 |      | 1.22 |      | 1.42 | ns   |  |  |

| Table 81. EP20K300E f <sub>MAX</sub> Routing Delays |     |      |     |      |     |      |    |  |  |  |
|-----------------------------------------------------|-----|------|-----|------|-----|------|----|--|--|--|
| Symbol                                              | -1  |      |     | -2   |     | -3   |    |  |  |  |
|                                                     | Min | Max  | Min | Max  | Min | Max  |    |  |  |  |
| t <sub>F1-4</sub>                                   |     | 0.22 |     | 0.24 |     | 0.26 | ns |  |  |  |
| t <sub>F5-20</sub>                                  |     | 1.33 |     | 1.43 |     | 1.58 | ns |  |  |  |
| t <sub>F20+</sub>                                   |     | 3.63 |     | 3.93 |     | 4.35 | ns |  |  |  |

#### **Altera Corporation**

| Table 90. EP20K400E External Bidirectional Timing Parameters |                |      |         |         |                |      |      |  |  |  |
|--------------------------------------------------------------|----------------|------|---------|---------|----------------|------|------|--|--|--|
| Symbol                                                       | -1 Speed Grade |      | -2 Spee | d Grade | -3 Speed Grade |      | Unit |  |  |  |
|                                                              | Min            | Max  | Min     | Max     | Min            | Max  | 1    |  |  |  |
| t <sub>insubidir</sub>                                       | 2.93           |      | 3.23    |         | 3.44           |      | ns   |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00           |      | 0.00    |         | 0.00           |      | ns   |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00           | 5.25 | 2.00    | 5.79    | 2.00           | 6.32 | ns   |  |  |  |
| t <sub>XZBIDIR</sub>                                         |                | 5.95 |         | 6.77    |                | 7.12 | ns   |  |  |  |
| t <sub>zxbidir</sub>                                         |                | 5.95 |         | 6.77    |                | 7.12 | ns   |  |  |  |
| t <sub>insubidirpll</sub>                                    | 4.31           |      | 4.76    |         | -              |      | ns   |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00           |      | 0.00    |         | -              |      | ns   |  |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50           | 2.25 | 0.50    | 2.45    | -              | -    | ns   |  |  |  |
| t <sub>xzbidirpll</sub>                                      |                | 2.94 |         | 3.43    |                | -    | ns   |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |                | 2.94 |         | 3.43    |                | -    | ns   |  |  |  |

Tables 91 through 96 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices.

| Table 91. EP20K600E f <sub>MAX</sub> LE Timing Microparameters |      |          |         |          |         |      |    |  |  |
|----------------------------------------------------------------|------|----------|---------|----------|---------|------|----|--|--|
| Symbol -1 Spe                                                  |      | ed Grade | -2 Spee | ed Grade | -3 Spee | Unit |    |  |  |
|                                                                | Min  | Max      | Min     | Max      | Min     | Max  |    |  |  |
| t <sub>SU</sub>                                                | 0.16 |          | 0.16    |          | 0.17    |      | ns |  |  |
| t <sub>H</sub>                                                 | 0.29 |          | 0.33    |          | 0.37    |      | ns |  |  |
| t <sub>CO</sub>                                                |      | 0.65     |         | 0.38     |         | 0.49 | ns |  |  |
| t <sub>LUT</sub>                                               |      | 0.70     |         | 1.00     |         | 1.30 | ns |  |  |

Т

Tables 97 through 102 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices.

| Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters |                |      |        |          |                |      |      |  |  |
|-----------------------------------------------------------------|----------------|------|--------|----------|----------------|------|------|--|--|
| Symbol                                                          | -1 Speed Grade |      | -2 Spe | ed Grade | -3 Speed Grade |      | Unit |  |  |
|                                                                 | Min            | Max  | Min    | Max      | Min            | Max  |      |  |  |
| t <sub>SU</sub>                                                 | 0.25           |      | 0.25   |          | 0.25           |      | ns   |  |  |
| t <sub>H</sub>                                                  | 0.25           |      | 0.25   |          | 0.25           |      | ns   |  |  |
| t <sub>CO</sub>                                                 |                | 0.28 |        | 0.32     |                | 0.33 | ns   |  |  |
| t <sub>LUT</sub>                                                |                | 0.80 |        | 0.95     |                | 1.13 | ns   |  |  |

| Table 110. Selectable I/O Standard Output Delays |                |       |                |       |                |       |      |  |  |  |
|--------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|--|--|--|
| Symbol                                           | -1 Speed Grade |       | -2 Speed Grade |       | -3 Speed Grade |       | Unit |  |  |  |
|                                                  | Min            | Max   | Min            | Max   | Min            | Max   | Min  |  |  |  |
| LVCMOS                                           |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |  |
| LVTTL                                            |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |  |
| 2.5 V                                            |                | 0.00  |                | 0.09  |                | 0.10  | ns   |  |  |  |
| 1.8 V                                            |                | 2.49  |                | 2.98  |                | 3.03  | ns   |  |  |  |
| PCI                                              |                | -0.03 |                | 0.17  |                | 0.16  | ns   |  |  |  |
| GTL+                                             |                | 0.75  |                | 0.75  |                | 0.76  | ns   |  |  |  |
| SSTL-3 Class I                                   |                | 1.39  |                | 1.51  |                | 1.50  | ns   |  |  |  |
| SSTL-3 Class II                                  |                | 1.11  |                | 1.23  |                | 1.23  | ns   |  |  |  |
| SSTL-2 Class I                                   |                | 1.35  |                | 1.48  |                | 1.47  | ns   |  |  |  |
| SSTL-2 Class II                                  |                | 1.00  |                | 1.12  |                | 1.12  | ns   |  |  |  |
| LVDS                                             |                | -0.48 |                | -0.48 |                | -0.48 | ns   |  |  |  |
| CTT                                              |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |  |
| AGP                                              |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |  |

# Power Consumption

To estimate device power consumption, use the interactive power calculator on the Altera web site at **http://www.altera.com**.

# Configuration & Operation

The APEX 20K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

# **Operating Modes**

The APEX architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

Before and during device configuration, all I/O pins are pulled to  $\rm V_{\rm CCIO}$  by a built-in weak pull-up resistor.

### Version 4.1

APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes:

- *t*<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104.
- Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.