# E·XF

#### Intel - EP20K160EBC356-3 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| De | ta | I | S |
|----|----|---|---|
| De | ιa |   | 5 |

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 640                                                         |
| Number of Logic Elements/Cells | 6400                                                        |
| Total RAM Bits                 | 81920                                                       |
| Number of I/O                  | 271                                                         |
| Number of Gates                | 404000                                                      |
| Voltage - Supply               | $1.71V \sim 1.89V$                                          |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 356-LBGA                                                    |
| Supplier Device Package        | 356-BGA (35x35)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k160ebc356-3 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations

- Altera MegaCore<sup>®</sup> functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions
- NativeLink<sup>™</sup> integration with popular synthesis, simulation, and timing analysis tools
- Quartus II SignalTap<sup>®</sup> embedded logic analyzer simplifies in-system design evaluation by giving access to internal nodes during device operation
- Supports popular revision-control software packages including PVCS, Revision Control System (RCS), and Source Code Control System (SCCS)

 Table 4. APEX 20K QFP, BGA & PGA Package Options & I/O Count
 Notes (1), (2)

| Device     | 144-Pin<br>TQFP | 208-Pin<br>PQFP<br>RQFP | 240-Pin<br>PQFP<br>RQFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |
|------------|-----------------|-------------------------|-------------------------|-------------|-------------|-------------|
| EP20K30E   | 92              | 125                     |                         |             |             |             |
| EP20K60E   | 92              | 148                     | 151                     | 196         |             |             |
| EP20K100   | 101             | 159                     | 189                     | 252         |             |             |
| EP20K100E  | 92              | 151                     | 183                     | 246         |             |             |
| EP20K160E  | 88              | 143                     | 175                     | 271         |             |             |
| EP20K200   |                 | 144                     | 174                     | 277         |             |             |
| EP20K200E  |                 | 136                     | 168                     | 271         | 376         |             |
| EP20K300E  |                 |                         | 152                     |             | 408         |             |
| EP20K400   |                 |                         |                         |             | 502         | 502         |
| EP20K400E  |                 |                         |                         |             | 488         |             |
| EP20K600E  |                 |                         |                         |             | 488         |             |
| EP20K1000E |                 |                         |                         |             | 488         |             |
| EP20K1500E |                 |                         |                         |             | 488         |             |

APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

#### **MegaLAB Structure**

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.





Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions.

Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs.

If both the rising and falling edges of a clock are used in a LAB, both LABwide clock signals are used.

The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack Interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit.



#### Figure 4. LAB Control Signal Generation

#### Notes to Figure 4:

- APEX 20KE devices have four dedicated clocks. (1)
- The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the (2) LAB.
- (3)The SYNCCLR signal can be generated by the local interconnect or global signals.

#### Cascade Chain

With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.



Figure 7. APEX 20K Cascade Chain

The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

#### Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

#### FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.

The programmable register also supports an asynchronous clear function. Within the ESB, two asynchronous clears are generated from global signals and the local interconnect. Each macrocell can either choose between the two asynchronous clear signals or choose to not be cleared. Either of the two clear signals can be inverted within the ESB. Figure 15 shows the ESB control logic when implementing product-terms.



Figure 15. ESB Product-Term Mode Control Logic

(1) APEX 20KE devices have four dedicated clocks.

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 32 product terms to feed the macrocell OR logic directly, with two product terms provided by the macrocell and 30 parallel expanders provided by the neighboring macrocells in the ESB.

The Quartus II software Compiler can allocate up to 15 sets of up to two parallel expanders per set to the macrocells automatically. Each set of two parallel expanders incurs a small, incremental timing delay. Figure 16 shows the APEX 20K parallel expanders.

#### Implementing Logic in ROM

In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate.

#### **Programmable Speed/Power Control**

APEX 20K ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>™</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current.

Designers can program each ESB in the APEX 20K device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power.

### I/O Structure

The APEX 20K IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times, or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The Quartus II software Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20K IOE offers one output enable per pin, the Quartus II software Compiler can emulate open-drain operation efficiently.

The APEX 20K IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay. Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 27 shows how a row IOE connects to the interconnect.



| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 2 of 2) |                                                                     |     |     |      |  |  |  |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|------|--|--|--|
| Symbol                                                                                        | Parameter                                                           | Min | Max | Unit |  |  |  |
| t <sub>SKEW</sub>                                                                             | Skew delay between related<br>ClockLock/ClockBoost-generated clocks |     | 500 | ps   |  |  |  |
| t <sub>JITTER</sub>                                                                           | Jitter on ClockLock/ClockBoost-generated clock (5)                  |     | 200 | ps   |  |  |  |
| t <sub>INCLKSTB</sub>                                                                         | Input clock stability (measured between adjacent clocks)            |     | 50  | ps   |  |  |  |

Notes to Table 15:

- (1) The PLL input frequency range for the EP20K100-1X device for 1x multiplication is 25 MHz to 175 MHz.
- (2) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured first. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the lock time is less than the configuration time.
- (4) The jitter specification is measured under long-term observation.
- (5) If the input clock stability is 100 ps,  $t_{JITTER}$  is 250 ps.

## Table 16 summarizes the APEX 20K ClockLock and ClockBoost parameters for -2 speed grade devices.

| Symbol                                                                       | Parameter                                                                                                                  | Min | Max        | Unit |
|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|------|
| f <sub>OUT</sub>                                                             | Output frequency                                                                                                           | 25  | 170        | MHz  |
| f <sub>CLK1</sub>                                                            | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                    | 25  | 170        | MHz  |
| f <sub>CLK2</sub>                                                            | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                    |     | 80         | MHz  |
| CLK4 Input clock frequency (ClockBoost clock multiplication factor equals 4) |                                                                                                                            | 10  | 34         | MHz  |
| t <sub>OUTDUTY</sub>                                                         | Duty cycle for ClockLock/ClockBoost-generated clock                                                                        | 40  | 60         | %    |
| f <sub>CLKDEV</sub>                                                          | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals one) (1) |     | 25,000 (2) | PPM  |
| t <sub>R</sub>                                                               | Input rise time                                                                                                            |     | 5          | ns   |
| t <sub>F</sub>                                                               | Input fall time                                                                                                            |     | 5          | ns   |
| t <sub>LOCK</sub>                                                            | Time required for ClockLock/ ClockBoost to acquire lock (3)                                                                |     | 10         | μs   |
| t <sub>SKEW</sub>                                                            | Skew delay between related ClockLock/ ClockBoost-<br>generated clock                                                       | 500 | 500        | ps   |
| t <sub>JITTER</sub>                                                          | Jitter on ClockLock/ ClockBoost-generated clock (4)                                                                        |     | 200        | ps   |
| t <sub>INCLKSTB</sub>                                                        | Input clock stability (measured between adjacent clocks)                                                                   |     | 50         | ps   |

#### Table 16. APEX 20K ClockLock & ClockBoost Parameters for -2 Speed Grade Devices

| Table 2            | Table 24. APEX 20K 5.0-V Tolerant Device Recommended Operating Conditions       Note (2) |                    |                  |                   |      |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------|--------------------|------------------|-------------------|------|--|--|--|--|
| Symbol             | Parameter                                                                                | Conditions         | Min              | Max               | Unit |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic<br>and input buffers                                   | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation                                       | (4), (5)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |  |  |  |  |
|                    | Supply voltage for output buffers, 2.5-V operation                                       | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |  |  |
| VI                 | Input voltage                                                                            | (3), (6)           | -0.5             | 5.75              | V    |  |  |  |  |
| Vo                 | Output voltage                                                                           |                    | 0                | V <sub>CCIO</sub> | V    |  |  |  |  |
| ТJ                 | Junction temperature                                                                     | For commercial use | 0                | 85                | °C   |  |  |  |  |
|                    |                                                                                          | For industrial use | -40              | 100               | °C   |  |  |  |  |
| t <sub>R</sub>     | Input rise time                                                                          |                    |                  | 40                | ns   |  |  |  |  |
| t <sub>F</sub>     | Input fall time                                                                          |                    |                  | 40                | ns   |  |  |  |  |

| Table 2         | Table 25. APEX 20K 5.0-V Tolerant Device DC Operating Conditions (Part 1 of 2)       Notes (2), (7), (8) |                                                                                        |                                     |     |                            |      |  |  |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------|-----|----------------------------|------|--|--|--|--|
| Symbol          | Parameter                                                                                                | Conditions                                                                             | Min                                 | Тур | Max                        | Unit |  |  |  |  |
| V <sub>IH</sub> | High-level input voltage                                                                                 |                                                                                        | 1.7, 0.5 × V <sub>CCIO</sub><br>(9) |     | 5.75                       | V    |  |  |  |  |
| V <sub>IL</sub> | Low-level input voltage                                                                                  |                                                                                        | -0.5                                |     | $0.8, 0.3 \times V_{CCIO}$ | V    |  |  |  |  |
| V <sub>OH</sub> | 3.3-V high-level TTL output voltage                                                                      | I <sub>OH</sub> = -8 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                  | 2.4                                 |     |                            | V    |  |  |  |  |
|                 | 3.3-V high-level CMOS output<br>voltage                                                                  | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                | V <sub>CCIO</sub> – 0.2             |     |                            | V    |  |  |  |  |
|                 | 3.3-V high-level PCI output voltage                                                                      | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(10) | $0.9 \times V_{CCIO}$               |     |                            | V    |  |  |  |  |
|                 | 2.5-V high-level output voltage                                                                          | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                | 2.1                                 |     |                            | V    |  |  |  |  |
|                 |                                                                                                          | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                  | 2.0                                 |     |                            | V    |  |  |  |  |
|                 |                                                                                                          | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (10)$                       | 1.7                                 |     |                            | V    |  |  |  |  |

| Table 2          | Table 26. APEX 20K 5.0-V Tolerant Device Capacitance       Notes (2), (14) |                                     |     |     |      |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol           | Parameter                                                                  | Conditions                          | Min | Max | Unit |  |  |  |  |  |
| C <sub>IN</sub>  | Input capacitance                                                          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |  |  |  |
| CINCLK           | Input capacitance on dedicated clock pin                                   | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |  |
| C <sub>OUT</sub> | Output capacitance                                                         | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |  |  |  |

#### Notes to Tables 23 through 26:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- All APEX 20K devices are 5.0-V tolerant. (2)
- (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- Numbers in parentheses are for industrial-temperature-range devices. (4)
- Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically. (5)
- All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are (6) powered.
- (7)Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  or 3.3 V.
- These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on (8)page 62.
- (9) The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 33 on page 68.
- (10) The I<sub>OH</sub> parameter refers to high-level TTL, PCI or CMOS output current.
- (11) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (12) This value is specified for normal device operation. The value may vary during power-up.
- (13) Pin pull-up resistance values will be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (14) Capacitance is sample-tested only.

Tables 27 through 30 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KE devices.

| Table 2            | Table 27. APEX 20KE Device Absolute Maximum Ratings         Note (1) |                                                |      |     |      |  |  |  |  |  |
|--------------------|----------------------------------------------------------------------|------------------------------------------------|------|-----|------|--|--|--|--|--|
| Symbol             | Parameter                                                            | Conditions                                     | Min  | Max | Unit |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage                                                       | With respect to ground (2)                     | -0.5 | 2.5 | V    |  |  |  |  |  |
| V <sub>CCIO</sub>  |                                                                      |                                                | -0.5 | 4.6 | V    |  |  |  |  |  |
| VI                 | DC input voltage                                                     |                                                | -0.5 | 4.6 | V    |  |  |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin                                           |                                                | -25  | 25  | mA   |  |  |  |  |  |
| T <sub>STG</sub>   | Storage temperature                                                  | No bias                                        | -65  | 150 | °C   |  |  |  |  |  |
| T <sub>AMB</sub>   | Ambient temperature                                                  | Under bias                                     | -65  | 135 | °C   |  |  |  |  |  |
| Τ <sub>J</sub>     | Junction temperature                                                 | PQFP, RQFP, TQFP, and BGA packages, under bias |      | 135 | °C   |  |  |  |  |  |
|                    |                                                                      | Ceramic PGA packages, under bias               |      | 150 | °C   |  |  |  |  |  |

| Table 2           | Table 29. APEX 20KE Device DC Operating Conditions       Notes (7), (8), (9) |                                                                                 |                                      |     |                                      |      |  |  |  |  |
|-------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------|-----|--------------------------------------|------|--|--|--|--|
| Symbol            | Parameter                                                                    | Conditions                                                                      | Min                                  | Тур | Max                                  | Unit |  |  |  |  |
| V <sub>IH</sub>   | High-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                        |                                                                                 | 1.7, 0.5 × V <sub>CCIO</sub><br>(10) |     | 4.1                                  | V    |  |  |  |  |
| V <sub>IL</sub>   | Low-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                         |                                                                                 | -0.5                                 |     | 0.8, 0.3 × V <sub>CCIO</sub><br>(10) | V    |  |  |  |  |
| V <sub>OH</sub>   | 3.3-V high-level LVTTL output voltage                                        | I <sub>OH</sub> = -12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                 | 2.4                                  |     |                                      | V    |  |  |  |  |
|                   | 3.3-V high-level LVCMOS output voltage                                       | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                | V <sub>CCIO</sub> – 0.2              |     |                                      | V    |  |  |  |  |
|                   | 3.3-V high-level PCI output voltage                                          | I <sub>OH</sub> = -0.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(11)     | $0.9 	imes V_{CCIO}$                 |     |                                      | V    |  |  |  |  |
|                   | 2.5-V high-level output voltage                                              | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                | 2.1                                  |     |                                      | V    |  |  |  |  |
|                   |                                                                              | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                  | 2.0                                  |     |                                      | V    |  |  |  |  |
|                   |                                                                              | I <sub>OH</sub> = -2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                  | 1.7                                  |     |                                      | V    |  |  |  |  |
| V <sub>OL</sub>   | 3.3-V low-level LVTTL output<br>voltage                                      | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(12)</i>           |                                      |     | 0.4                                  | V    |  |  |  |  |
|                   | 3.3-V low-level LVCMOS output<br>voltage                                     | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(12)</i>          |                                      |     | 0.2                                  | V    |  |  |  |  |
|                   | 3.3-V low-level PCI output voltage                                           | $I_{OL}$ = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(12)             |                                      |     | 0.1 × V <sub>CCIO</sub>              | V    |  |  |  |  |
|                   | 2.5-V low-level output voltage                                               | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V ( <i>12</i> )        |                                      |     | 0.2                                  | V    |  |  |  |  |
|                   |                                                                              | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>            |                                      |     | 0.4                                  | V    |  |  |  |  |
|                   |                                                                              | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>            |                                      |     | 0.7                                  | V    |  |  |  |  |
| I <sub>I</sub>    | Input pin leakage current                                                    | V <sub>1</sub> = 4.1 to -0.5 V (13)                                             | -10                                  |     | 10                                   | μΑ   |  |  |  |  |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                           | V <sub>O</sub> = 4.1 to -0.5 V (13)                                             | -10                                  |     | 10                                   | μA   |  |  |  |  |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode)    | V <sub>I</sub> = ground, no load, no<br>toggling inputs, -1 speed<br>grade      |                                      | 10  |                                      | mA   |  |  |  |  |
|                   |                                                                              | V <sub>1</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades |                                      | 5   |                                      | mA   |  |  |  |  |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                            | V <sub>CCIO</sub> = 3.0 V (14)                                                  | 20                                   |     | 50                                   | kΩ   |  |  |  |  |
|                   | before and during configuration                                              | V <sub>CCIO</sub> = 2.375 V (14)                                                | 30                                   |     | 80                                   | kΩ   |  |  |  |  |
|                   |                                                                              | V <sub>CCIO</sub> = 1.71 V (14)                                                 | 60                                   |     | 150                                  | kΩ   |  |  |  |  |



Figure 35 shows the output drive characteristics of APEX 20KE devices.

*Note to Figure 35:*(1) These are transient (AC) currents.

#### **Timing Model**

The high-performance FastTrack and MegaLAB interconnect routing resources ensure predictable performance, accurate simulation, and accurate timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

#### Notes to Tables 43 through 48:

- (1) This parameter is measured without using ClockLock or ClockBoost circuits.
- (2) This parameter is measured using ClockLock or ClockBoost circuits.

Tables 49 through 54 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K30E APEX 20KE devices.

| Table 49. EP20K30E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |  |  |  |  |
|---------------------------------------------------------------|------|------|------|------|------|------|------|--|--|--|--|
| Symbol                                                        |      | -1   |      | -2   |      | 3    | Unit |  |  |  |  |
|                                                               | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |  |  |
| t <sub>SU</sub>                                               | 0.01 |      | 0.02 |      | 0.02 |      | ns   |  |  |  |  |
| t <sub>H</sub>                                                | 0.11 |      | 0.16 |      | 0.23 |      | ns   |  |  |  |  |
| t <sub>CO</sub>                                               |      | 0.32 |      | 0.45 |      | 0.67 | ns   |  |  |  |  |
| t <sub>LUT</sub>                                              |      | 0.85 |      | 1.20 |      | 1.77 | ns   |  |  |  |  |

| Table 50. EP20k         | Table 50. EP20K30E f <sub>MAX</sub> ESB Timing Microparameters |      |      |      |      |      |      |  |  |  |
|-------------------------|----------------------------------------------------------------|------|------|------|------|------|------|--|--|--|
| Symbol                  |                                                                | -1   |      | -2   |      | 3    | Unit |  |  |  |
|                         | Min                                                            | Max  | Min  | Max  | Min  | Max  |      |  |  |  |
| t <sub>ESBARC</sub>     |                                                                | 2.03 |      | 2.86 |      | 4.24 | ns   |  |  |  |
| t <sub>ESBSRC</sub>     |                                                                | 2.58 |      | 3.49 |      | 5.02 | ns   |  |  |  |
| t <sub>ESBAWC</sub>     |                                                                | 3.88 |      | 5.45 |      | 8.08 | ns   |  |  |  |
| t <sub>ESBSWC</sub>     |                                                                | 4.08 |      | 5.35 |      | 7.48 | ns   |  |  |  |
| t <sub>ESBWASU</sub>    | 1.77                                                           |      | 2.49 |      | 3.68 |      | ns   |  |  |  |
| t <sub>ESBWAH</sub>     | 0.00                                                           |      | 0.00 |      | 0.00 |      | ns   |  |  |  |
| t <sub>ESBWDSU</sub>    | 1.95                                                           |      | 2.74 |      | 4.05 |      | ns   |  |  |  |
| t <sub>ESBWDH</sub>     | 0.00                                                           |      | 0.00 |      | 0.00 |      | ns   |  |  |  |
| t <sub>ESBRASU</sub>    | 1.96                                                           |      | 2.75 |      | 4.07 |      | ns   |  |  |  |
| t <sub>ESBRAH</sub>     | 0.00                                                           |      | 0.00 |      | 0.00 |      | ns   |  |  |  |
| t <sub>ESBWESU</sub>    | 1.80                                                           |      | 2.73 |      | 4.28 |      | ns   |  |  |  |
| t <sub>ESBWEH</sub>     | 0.00                                                           |      | 0.00 |      | 0.00 |      | ns   |  |  |  |
| t <sub>ESBDATASU</sub>  | 0.07                                                           |      | 0.48 |      | 1.17 |      | ns   |  |  |  |
| t <sub>ESBDATAH</sub>   | 0.13                                                           |      | 0.13 |      | 0.13 |      | ns   |  |  |  |
| t <sub>ESBWADDRSU</sub> | 0.30                                                           |      | 0.80 |      | 1.64 |      | ns   |  |  |  |
| t <sub>ESBRADDRSU</sub> | 0.37                                                           |      | 0.90 |      | 1.78 |      | ns   |  |  |  |
| t <sub>ESBDATACO1</sub> |                                                                | 1.11 |      | 1.32 |      | 1.67 | ns   |  |  |  |
| t <sub>ESBDATACO2</sub> |                                                                | 2.65 |      | 3.73 |      | 5.53 | ns   |  |  |  |
| t <sub>ESBDD</sub>      |                                                                | 3.88 |      | 5.45 |      | 8.08 | ns   |  |  |  |
| t <sub>PD</sub>         |                                                                | 1.91 |      | 2.69 |      | 3.98 | ns   |  |  |  |
| t <sub>PTERMSU</sub>    | 1.04                                                           |      | 1.71 |      | 2.82 |      | ns   |  |  |  |
| t <sub>PTERMCO</sub>    |                                                                | 1.13 |      | 1.34 |      | 1.69 | ns   |  |  |  |

#### Table 51. EP20K30E f<sub>MAX</sub> Routing Delays

| Symbol             | -1  |      | -2  |      | -3  |      | Unit |
|--------------------|-----|------|-----|------|-----|------|------|
|                    | Min | Max  | Min | Max  | Min | Max  |      |
| t <sub>F1-4</sub>  |     | 0.24 |     | 0.27 |     | 0.31 | ns   |
| t <sub>F5-20</sub> |     | 1.03 |     | 1.14 |     | 1.30 | ns   |
| t <sub>F20+</sub>  |     | 1.42 |     | 1.54 |     | 1.77 | ns   |

| Table 68. EP20K160E f <sub>MAX</sub> ESB Timing Microparameters |       |      |       |      |      |      |      |  |  |  |
|-----------------------------------------------------------------|-------|------|-------|------|------|------|------|--|--|--|
| Symbol                                                          | -1    |      | -2    |      | -3   |      | Unit |  |  |  |
|                                                                 | Min   | Max  | Min   | Max  | Min  | Max  |      |  |  |  |
| t <sub>ESBARC</sub>                                             |       | 1.65 |       | 2.02 |      | 2.11 | ns   |  |  |  |
| t <sub>ESBSRC</sub>                                             |       | 2.21 |       | 2.70 |      | 3.11 | ns   |  |  |  |
| t <sub>ESBAWC</sub>                                             |       | 3.04 |       | 3.79 |      | 4.42 | ns   |  |  |  |
| t <sub>ESBSWC</sub>                                             |       | 2.81 |       | 3.56 |      | 4.10 | ns   |  |  |  |
| t <sub>ESBWASU</sub>                                            | 0.54  |      | 0.66  |      | 0.73 |      | ns   |  |  |  |
| t <sub>ESBWAH</sub>                                             | 0.36  |      | 0.45  |      | 0.47 |      | ns   |  |  |  |
| t <sub>ESBWDSU</sub>                                            | 0.68  |      | 0.81  |      | 0.94 |      | ns   |  |  |  |
| t <sub>ESBWDH</sub>                                             | 0.36  |      | 0.45  |      | 0.47 |      | ns   |  |  |  |
| t <sub>ESBRASU</sub>                                            | 1.58  |      | 1.87  |      | 2.06 |      | ns   |  |  |  |
| t <sub>ESBRAH</sub>                                             | 0.00  |      | 0.00  |      | 0.01 |      | ns   |  |  |  |
| t <sub>ESBWESU</sub>                                            | 1.41  |      | 1.71  |      | 2.00 |      | ns   |  |  |  |
| t <sub>ESBWEH</sub>                                             | 0.00  |      | 0.00  |      | 0.00 |      | ns   |  |  |  |
| t <sub>ESBDATASU</sub>                                          | -0.02 |      | -0.03 |      | 0.09 |      | ns   |  |  |  |
| t <sub>ESBDATAH</sub>                                           | 0.13  |      | 0.13  |      | 0.13 |      | ns   |  |  |  |
| t <sub>ESBWADDRSU</sub>                                         | 0.14  |      | 0.17  |      | 0.35 |      | ns   |  |  |  |
| t <sub>ESBRADDRSU</sub>                                         | 0.21  |      | 0.27  |      | 0.43 |      | ns   |  |  |  |
| t <sub>ESBDATACO1</sub>                                         |       | 1.04 |       | 1.30 |      | 1.46 | ns   |  |  |  |
| t <sub>ESBDATACO2</sub>                                         |       | 2.15 |       | 2.70 |      | 3.16 | ns   |  |  |  |
| t <sub>ESBDD</sub>                                              |       | 2.69 |       | 3.35 |      | 3.97 | ns   |  |  |  |
| t <sub>PD</sub>                                                 |       | 1.55 |       | 1.93 |      | 2.29 | ns   |  |  |  |
| t <sub>PTERMSU</sub>                                            | 1.01  |      | 1.23  |      | 1.52 |      | ns   |  |  |  |
| t <sub>PTERMCO</sub>                                            |       | 1.06 |       | 1.32 |      | 1.04 | ns   |  |  |  |

Tables 85 through 90 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K400E APEX 20KE devices.

| Table 85. EP20K400E f <sub>MAX</sub> LE Timing Microparameters |                    |      |        |                    |      |         |      |  |  |  |
|----------------------------------------------------------------|--------------------|------|--------|--------------------|------|---------|------|--|--|--|
| Symbol                                                         | ool -1 Speed Grade |      | -2 Spe | Speed Grade -3 Spe |      | d Grade | Unit |  |  |  |
|                                                                | Min                | Max  | Min    | Max                | Min  | Max     |      |  |  |  |
| t <sub>SU</sub>                                                | 0.23               |      | 0.23   |                    | 0.23 |         | ns   |  |  |  |
| t <sub>H</sub>                                                 | 0.23               |      | 0.23   |                    | 0.23 |         | ns   |  |  |  |
| t <sub>CO</sub>                                                |                    | 0.25 |        | 0.29               |      | 0.32    | ns   |  |  |  |
| t <sub>LUT</sub>                                               |                    | 0.70 |        | 0.83               |      | 1.01    | ns   |  |  |  |

٦

| Table 86. EP20K400E f <sub>MAX</sub> ESB Timing Microparameters |                |      |                |      |                |      |      |  |  |  |
|-----------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|--|
| Symbol                                                          | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |  |
|                                                                 | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |  |
| t <sub>ESBARC</sub>                                             |                | 1.67 |                | 1.91 |                | 1.99 | ns   |  |  |  |
| t <sub>ESBSRC</sub>                                             |                | 2.30 |                | 2.66 |                | 2.93 | ns   |  |  |  |
| t <sub>ESBAWC</sub>                                             |                | 3.09 |                | 3.58 |                | 3.99 | ns   |  |  |  |
| t <sub>ESBSWC</sub>                                             |                | 3.01 |                | 3.65 |                | 4.05 | ns   |  |  |  |
| t <sub>ESBWASU</sub>                                            | 0.54           |      | 0.63           |      | 0.65           |      | ns   |  |  |  |
| t <sub>ESBWAH</sub>                                             | 0.36           |      | 0.43           |      | 0.42           |      | ns   |  |  |  |
| t <sub>ESBWDSU</sub>                                            | 0.69           |      | 0.77           |      | 0.84           |      | ns   |  |  |  |
| t <sub>ESBWDH</sub>                                             | 0.36           |      | 0.43           |      | 0.42           |      | ns   |  |  |  |
| t <sub>ESBRASU</sub>                                            | 1.61           |      | 1.77           |      | 1.86           |      | ns   |  |  |  |
| t <sub>ESBRAH</sub>                                             | 0.00           |      | 0.00           |      | 0.01           |      | ns   |  |  |  |
| t <sub>ESBWESU</sub>                                            | 1.35           |      | 1.47           |      | 1.61           |      | ns   |  |  |  |
| t <sub>ESBWEH</sub>                                             | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |  |  |
| t <sub>ESBDATASU</sub>                                          | -0.18          |      | -0.30          |      | -0.27          |      | ns   |  |  |  |
| t <sub>ESBDATAH</sub>                                           | 0.13           |      | 0.13           |      | 0.13           |      | ns   |  |  |  |
| t <sub>ESBWADDRSU</sub>                                         | -0.02          |      | -0.11          |      | -0.03          |      | ns   |  |  |  |
| t <sub>ESBRADDRSU</sub>                                         | 0.06           |      | -0.01          |      | -0.05          |      | ns   |  |  |  |
| t <sub>ESBDATACO1</sub>                                         |                | 1.16 |                | 1.40 |                | 1.54 | ns   |  |  |  |
| t <sub>ESBDATACO2</sub>                                         |                | 2.18 |                | 2.55 |                | 2.85 | ns   |  |  |  |
| t <sub>ESBDD</sub>                                              |                | 2.73 |                | 3.17 |                | 3.58 | ns   |  |  |  |
| t <sub>PD</sub>                                                 |                | 1.57 |                | 1.83 |                | 2.07 | ns   |  |  |  |
| t <sub>PTERMSU</sub>                                            | 0.92           |      | 0.99           |      | 1.18           |      | ns   |  |  |  |
| t <sub>PTERMCO</sub>                                            |                | 1.18 |                | 1.43 |                | 1.17 | ns   |  |  |  |

| Table 90. EP20K400E External Bidirectional Timing Parameters |                |      |         |         |         |      |    |  |  |  |
|--------------------------------------------------------------|----------------|------|---------|---------|---------|------|----|--|--|--|
| Symbol                                                       | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |  |  |  |
|                                                              | Min            | Max  | Min     | Max     | Min     | Max  |    |  |  |  |
| t <sub>insubidir</sub>                                       | 2.93           |      | 3.23    |         | 3.44    |      | ns |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00           |      | 0.00    |         | 0.00    |      | ns |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00           | 5.25 | 2.00    | 5.79    | 2.00    | 6.32 | ns |  |  |  |
| t <sub>XZBIDIR</sub>                                         |                | 5.95 |         | 6.77    |         | 7.12 | ns |  |  |  |
| t <sub>zxbidir</sub>                                         |                | 5.95 |         | 6.77    |         | 7.12 | ns |  |  |  |
| t <sub>insubidirpll</sub>                                    | 4.31           |      | 4.76    |         | -       |      | ns |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00           |      | 0.00    |         | -       |      | ns |  |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50           | 2.25 | 0.50    | 2.45    | -       | -    | ns |  |  |  |
| t <sub>xzbidirpll</sub>                                      |                | 2.94 |         | 3.43    |         | -    | ns |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |                | 2.94 |         | 3.43    |         | -    | ns |  |  |  |

Tables 91 through 96 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices.

| Table 91. EP20K600E f <sub>MAX</sub> LE Timing Microparameters |      |          |         |          |                |      |      |  |  |  |
|----------------------------------------------------------------|------|----------|---------|----------|----------------|------|------|--|--|--|
| Symbol -1 Speed (                                              |      | ed Grade | -2 Spee | ed Grade | -3 Speed Grade |      | Unit |  |  |  |
|                                                                | Min  | Max      | Min     | Max      | Min            | Max  |      |  |  |  |
| t <sub>SU</sub>                                                | 0.16 |          | 0.16    |          | 0.17           |      | ns   |  |  |  |
| t <sub>H</sub>                                                 | 0.29 |          | 0.33    |          | 0.37           |      | ns   |  |  |  |
| t <sub>CO</sub>                                                |      | 0.65     |         | 0.38     |                | 0.49 | ns   |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.70     |         | 1.00     |                | 1.30 | ns   |  |  |  |

Т

| Table 106. EP20K1500E Minimum Pulse Width Timing Parameters |         |                |      |                |      |                |    |  |  |  |
|-------------------------------------------------------------|---------|----------------|------|----------------|------|----------------|----|--|--|--|
| Symbol                                                      | -1 Spee | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |    |  |  |  |
|                                                             | Min     | Max            | Min  | Max            | Min  | Max            |    |  |  |  |
| t <sub>CH</sub>                                             | 1.25    |                | 1.43 |                | 1.67 |                | ns |  |  |  |
| t <sub>CL</sub>                                             | 1.25    |                | 1.43 |                | 1.67 |                | ns |  |  |  |
| t <sub>CLRP</sub>                                           | 0.20    |                | 0.20 |                | 0.20 |                | ns |  |  |  |
| t <sub>PREP</sub>                                           | 0.20    |                | 0.20 |                | 0.20 |                | ns |  |  |  |
| t <sub>ESBCH</sub>                                          | 1.25    |                | 1.43 |                | 1.67 |                | ns |  |  |  |
| t <sub>ESBCL</sub>                                          | 1.25    |                | 1.43 |                | 1.67 |                | ns |  |  |  |
| t <sub>ESBWP</sub>                                          | 1.28    |                | 1.51 |                | 1.65 |                | ns |  |  |  |
| t <sub>ESBRP</sub>                                          | 1.11    |                | 1.29 |                | 1.41 |                | ns |  |  |  |

| Table 107. EP20K1500E External Timing Parameters |                |      |                |      |                |      |      |  |  |  |
|--------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|--|
| Symbol                                           | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |  |
|                                                  | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |  |
| t <sub>INSU</sub>                                | 3.09           |      | 3.30           |      | 3.58           |      | ns   |  |  |  |
| t <sub>INH</sub>                                 | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |  |  |
| tоитсо                                           | 2.00           | 6.18 | 2.00           | 6.81 | 2.00           | 7.36 | ns   |  |  |  |
| tINSUPLL                                         | 1.94           |      | 2.08           |      | -              |      | ns   |  |  |  |
| t <sub>INHPLL</sub>                              | 0.00           |      | 0.00           |      | -              |      | ns   |  |  |  |
| <b>t</b> outcopll                                | 0.50           | 2.67 | 0.50           | 2.99 | -              | -    | ns   |  |  |  |