# E·XFL

### Intel - EP20K160EQC208-3 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 640                                                         |
| Number of Logic Elements/Cells | 6400                                                        |
| Total RAM Bits                 | 81920                                                       |
| Number of I/O                  | 143                                                         |
| Number of Gates                | 404000                                                      |
| Voltage - Supply               | 1.71V ~ 1.89V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 208-BFQFP                                                   |
| Supplier Device Package        | 208-PQFP (28x28)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k160eqc208-3 |
|                                |                                                             |

Email: info@E-XFL.COM

- - --

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. Additiona       | al APEX 20K De | vice Features | Note (1)  |           |            |            |
|--------------------------|----------------|---------------|-----------|-----------|------------|------------|
| Feature                  | EP20K300E      | EP20K400      | EP20K400E | EP20K600E | EP20K1000E | EP20K1500E |
| Maximum system gates     | 728,000        | 1,052,000     | 1,052,000 | 1,537,000 | 1,772,000  | 2,392,000  |
| Typical gates            | 300,000        | 400,000       | 400,000   | 600,000   | 1,000,000  | 1,500,000  |
| LEs                      | 11,520         | 16,640        | 16,640    | 24,320    | 38,400     | 51,840     |
| ESBs                     | 72             | 104           | 104       | 152       | 160        | 216        |
| Maximum<br>RAM bits      | 147,456        | 212,992       | 212,992   | 311,296   | 327,680    | 442,368    |
| Maximum<br>macrocells    | 1,152          | 1,664         | 1,664     | 2,432     | 2,560      | 3,456      |
| Maximum user I/O<br>pins | 408            | 502           | 488       | 588       | 708        | 808        |

#### Note to Tables 1 and 2:

 The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to 57,000 additional gates.

Additional Features

- Designed for low-power operation
  - 1.8-V and 2.5-V supply voltage (see Table 3)
  - MultiVolt<sup>™</sup> I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - ESB offering programmable power-saving mode

| Feature                                                     | De                               | vice                                                                                                                           |
|-------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
|                                                             | EP20K100<br>EP20K200<br>EP20K400 | EP20K30E<br>EP20K60E<br>EP20K100E<br>EP20K160E<br>EP20K200E<br>EP20K300E<br>EP20K400E<br>EP20K600E<br>EP20K1000E<br>EP20K1500E |
| Internal supply voltage (V <sub>CCINT</sub> )               | 2.5 V                            | 1.8 V                                                                                                                          |
| MultiVolt I/O interface voltage levels (V <sub>CCIO</sub> ) | 2.5 V, 3.3 V, 5.0 V              | 1.8 V, 2.5 V, 3.3 V, 5.0 V (1)                                                                                                 |

#### Note to Table 3:

(1) APEX 20KE devices can be 5.0-V tolerant by using an external resistor.

### Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



#### Cascade Chain

With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.



Figure 7. APEX 20K Cascade Chain

#### LE Operating Modes

The APEX 20K LE can operate in one of the following three modes:

- Normal mode
- Arithmetic mode
- Counter mode

Each mode uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes.

The Quartus II software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that specify which LE operating mode to use for optimal performance. Figure 8 shows the LE operating modes.



Figure 12. APEX 20KE FastRow Interconnect

Table 9 summarizes how various elements of the APEX 20K architecture drive each other.

ESBs can implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the ESB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. Circuits using the ESB's selftimed RAM must only meet the setup and hold time specifications of the global clock.

ESB inputs are driven by the adjacent local interconnect, which in turn can be driven by the MegaLAB or FastTrack Interconnect. Because the ESB can be driven by the local interconnect, an adjacent LE can drive it directly for fast memory access. ESB outputs drive the MegaLAB and FastTrack Interconnect. In addition, ten ESB outputs, nine of which are unique output lines, drive the local interconnect for fast connection to adjacent LEs or for fast feedback product-term logic.

When implementing memory, each ESB can be configured in any of the following sizes:  $128 \times 16$ ,  $256 \times 8$ ,  $512 \times 4$ ,  $1,024 \times 2$ , or  $2,048 \times 1$ . By combining multiple ESBs, the Quartus II software implements larger memory blocks automatically. For example, two  $128 \times 16$  RAM blocks can be combined to form a  $128 \times 32$  RAM block, and two  $512 \times 4$  RAM blocks can be combined to form a  $512 \times 8$  RAM block. Memory performance does not degrade for memory blocks up to 2,048 words deep. Each ESB can implement a 2,048-word-deep memory; the ESBs are used in parallel, eliminating the need for any external control logic and its associated delays.

To create a high-speed memory block that is more than 2,048 words deep, ESBs drive tri-state lines. Each tri-state line connects all ESBs in a column of MegaLAB structures, and drives the MegaLAB interconnect and row and column FastTrack Interconnect throughout the column. Each ESB incorporates a programmable decoder to activate the tri-state driver appropriately. For instance, to implement 8,192-word-deep memory, four ESBs are used. Eleven address lines drive the ESB memory, and two more drive the tri-state decoder. Depending on which 2,048-word memory page is selected, the appropriate ESB driver is turned on, driving the output to the tri-state line. The Quartus II software automatically combines ESBs with tri-state lines to form deeper memory blocks. The internal tri-state control logic is designed to avoid internal contention and floating lines. See Figure 18.



#### Figure 25. APEX 20K Bidirectional I/O Registers Note (1)



#### **Altera Corporation**



#### Figure 29. APEX 20KE I/O Banks

#### Notes to Figure 29:

- For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE Devices).
- (2) If the LVDS input and output blocks are not used for LVDS, they can support all of the I/O standards and can be used as input, output, or bidirectional pins with V<sub>CCIO</sub> set to 3.3 V, 2.5 V, or 1.8 V.

#### Power Sequencing & Hot Socketing

Because APEX 20K and APEX 20KE devices can be used in a mixedvoltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the  $V_{CCIO}$  and  $V_{CCINT}$  power supplies may be powered in any order.

For more information, please refer to the "Power Sequencing Considerations" section in the *Configuring APEX 20KE & APEX 20KC Devices* chapter of the *Configuration Devices Handbook*.

Signals can be driven into APEX 20K devices before and during power-up without damaging the device. In addition, APEX 20K devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20K and APEX 20KE devices operate as specified by the user.

Under hot socketing conditions, APEX 20KE devices will not sustain any damage, but the I/O pins will drive out.

## MultiVolt I/O Interface

The APEX device architecture supports the MultiVolt I/O interface feature, which allows APEX devices in all packages to interface with systems of different supply voltages. The devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The APEX 20K VCCINT pins must always be connected to a 2.5 V power supply. With a 2.5-V V<sub>CCINT</sub> level, input pins are 2.5-V, 3.3-V, and 5.0-V tolerant. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems.

| Table 12. 5.0-V Tolerant APEX 20K MultiVolt I/O Support |                                          |              |              |                       |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|---------------------------------------------------------|------------------------------------------|--------------|--------------|-----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| V <sub>CCIO</sub> (V)                                   | (V) Input Signals (V) Output Signals (V) |              |              |                       |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| -                                                       | 2.5                                      | 3.3          | 5.0          | 2.5                   | 3.3          | 5.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 2.5                                                     | $\checkmark$                             | √(1)         | <b>√</b> (1) | <ul> <li>✓</li> </ul> |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 3.3                                                     | $\checkmark$                             | $\checkmark$ | <b>√</b> (1) | <b>√</b> (2)          | $\checkmark$ | <ul> <li>Image: A start of the start of</li></ul> |  |  |

Table 12 summarizes 5.0-V tolerant APEX 20K MultiVolt I/O support.

#### Notes to Table 12:

- The PCI clamping diode must be disabled to drive an input with voltages higher than V<sub>CCIO</sub>.
- (2) When  $V_{CCIO} = 3.3 \text{ V}$ , an APEX 20K device can drive a 2.5-V device with 3.3-V tolerant inputs.

Open-drain output pins on 5.0-V tolerant APEX 20K devices (with a pullup resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a V<sub>IH</sub> of 3.5 V. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pullup resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor. For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used.

| Table 14. Multiplication Factor Combinations |    |  |  |  |  |
|----------------------------------------------|----|--|--|--|--|
| Clock 1 Clock 2                              |    |  |  |  |  |
| ×1                                           | ×1 |  |  |  |  |
| ×1, ×2                                       | ×2 |  |  |  |  |
| ×1, ×2, ×4                                   | ×4 |  |  |  |  |

### APEX 20KE ClockLock Feature

APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs.

The following sections describe some of the features offered by the APEX 20KE PLLs.

#### External PLL Feedback

The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM.

#### Clock Multiplication

The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$  or  $m/(n \times v)$ , where *m* and *k* range from 2 to 160, and *n* and *v* range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration.

| Table 19. APEX 20K JTAG Instructions |                                                                                                                                                                                                                                      |  |  |  |  |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction                     | Description                                                                                                                                                                                                                          |  |  |  |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |  |  |  |  |
| EXTEST                               | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                               |  |  |  |  |
| BYPASS (1)                           | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |  |  |  |  |
| USERCODE                             | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                                            |  |  |  |  |
| IDCODE                               | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |  |  |  |  |
| ICR Instructions                     | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>™</sup> or ByteBlasterMV <sup>™</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.                 |  |  |  |  |
| SignalTap Instructions (1)           | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |  |  |  |  |

#### able 19 APFX 20K .ITAG Instruction

#### Note to Table 19:

(1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.

The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices.

| Table 20. APEX 20K Boundary-Scan Register Length |                               |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |
| EP20K30E                                         | 420                           |  |  |  |  |
| EP20K60E                                         | 624                           |  |  |  |  |
| EP20K100                                         | 786                           |  |  |  |  |
| EP20K100E                                        | 774                           |  |  |  |  |
| EP20K160E                                        | 984                           |  |  |  |  |
| EP20K200                                         | 1,176                         |  |  |  |  |
| EP20K200E                                        | 1,164                         |  |  |  |  |
| EP20K300E                                        | 1,266                         |  |  |  |  |
| EP20K400                                         | 1,536                         |  |  |  |  |
| EP20K400E                                        | 1,506                         |  |  |  |  |
| EP20K600E                                        | 1,806                         |  |  |  |  |
| EP20K1000E                                       | 2,190                         |  |  |  |  |
| EP20K1500E                                       | 1 (1)                         |  |  |  |  |

#### Note to Table 20:

(1) This device does not support JTAG boundary scan testing.

Tables 40 through 42 show the  $f_{MAX}$  timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol                  | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | d Grade | Units |
|-------------------------|----------------|-----|---------|----------------|-----|---------|-------|
|                         | Min            | Max | Min     | Max            | Min | Max     |       |
| t <sub>SU</sub>         | 0.5            |     | 0.6     |                | 0.8 |         | ns    |
| t <sub>H</sub>          | 0.7            |     | 0.8     |                | 1.0 |         | ns    |
| t <sub>CO</sub>         |                | 0.3 |         | 0.4            |     | 0.5     | ns    |
| t <sub>lut</sub>        |                | 0.8 |         | 1.0            |     | 1.3     | ns    |
| t <sub>ESBRC</sub>      |                | 1.7 |         | 2.1            |     | 2.4     | ns    |
| t <sub>ESBWC</sub>      |                | 5.7 |         | 6.9            |     | 8.1     | ns    |
| t <sub>ESBWESU</sub>    | 3.3            |     | 3.9     |                | 4.6 |         | ns    |
| t <sub>ESBDATASU</sub>  | 2.2            |     | 2.7     |                | 3.1 |         | ns    |
| t <sub>ESBDATAH</sub>   | 0.6            |     | 0.8     |                | 0.9 |         | ns    |
| t <sub>ESBADDRSU</sub>  | 2.4            |     | 2.9     |                | 3.3 |         | ns    |
| t <sub>ESBDATACO1</sub> |                | 1.3 |         | 1.6            |     | 1.8     | ns    |
| t <sub>ESBDATACO2</sub> |                | 2.6 |         | 3.1            |     | 3.6     | ns    |
| t <sub>ESBDD</sub>      |                | 2.5 |         | 3.3            |     | 3.6     | ns    |
| t <sub>PD</sub>         |                | 2.5 |         | 3.0            |     | 3.6     | ns    |
| <b>TERMSU</b>           | 2.3            |     | 2.6     |                | 3.2 |         | ns    |
| t <sub>PTERMCO</sub>    |                | 1.5 |         | 1.8            |     | 2.1     | ns    |
| t <sub>F1-4</sub>       |                | 0.5 |         | 0.6            |     | 0.7     | ns    |
| t <sub>F5-20</sub>      |                | 1.6 |         | 1.7            |     | 1.8     | ns    |
| t <sub>F20+</sub>       |                | 2.2 |         | 2.2            |     | 2.3     | ns    |
| t <sub>CH</sub>         | 2.0            |     | 2.5     |                | 3.0 |         | ns    |
| t <sub>CL</sub>         | 2.0            |     | 2.5     |                | 3.0 |         | ns    |
| t <sub>CLRP</sub>       | 0.3            |     | 0.4     |                | 0.4 |         | ns    |
| t <sub>PREP</sub>       | 0.5            |     | 0.5     |                | 0.5 |         | ns    |
| t <sub>ESBCH</sub>      | 2.0            |     | 2.5     |                | 3.0 |         | ns    |
| t <sub>ESBCL</sub>      | 2.0            |     | 2.5     |                | 3.0 |         | ns    |
| t <sub>ESBWP</sub>      | 1.6            |     | 1.9     |                | 2.2 |         | ns    |
| t <sub>ESBRP</sub>      | 1.0            |     | 1.3     |                | 1.4 |         | ns    |

| Symbol                      | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|-----------------------------|---------|---------|---------|----------------|-----|----------|------|
|                             | Min     | Max     | Min     | Max            | Min | Max      |      |
| t <sub>INSUBIDIR</sub> (1)  | 1.9     |         | 2.3     |                | 2.6 |          | ns   |
| t <sub>INHBIDIR</sub> (1)   | 0.0     |         | 0.0     |                | 0.0 |          | ns   |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0     | 4.6     | 2.0     | 5.6            | 2.0 | 6.8      | ns   |
| t <sub>XZBIDIR</sub> (1)    |         | 5.0     |         | 5.9            |     | 6.9      | ns   |
| t <sub>ZXBIDIR</sub> (1)    |         | 5.0     |         | 5.9            |     | 6.9      | ns   |
| t <sub>INSUBIDIR</sub> (2)  | 1.1     |         | 1.2     |                | -   |          | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0     |         | 0.0     |                | -   |          | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5     | 2.7     | 0.5     | 3.1            | -   | -        | ns   |
| t <sub>XZBIDIR</sub> (2)    |         | 4.3     |         | 5.0            |     | -        | ns   |
| t <sub>ZXBIDIR</sub> (2)    |         | 4.3     |         | 5.0            |     | -        | ns   |

### Table 47. EP20K400 External Timing Parameters

| Symbol                 | -1 Speed Grade |     | Speed Grade -2 Speed Grade |     | -3 Speed | Unit |    |  |  |
|------------------------|----------------|-----|----------------------------|-----|----------|------|----|--|--|
|                        | Min            | Max | Min                        | Max | Min      | Max  |    |  |  |
| t <sub>INSU</sub> (1)  | 1.4            |     | 1.8                        |     | 2.0      |      | ns |  |  |
| t <sub>INH</sub> (1)   | 0.0            |     | 0.0                        |     | 0.0      |      | ns |  |  |
| t <sub>OUTCO</sub> (1) | 2.0            | 4.9 | 2.0                        | 6.1 | 2.0      | 7.0  | ns |  |  |
| t <sub>INSU</sub> (2)  | 0.4            |     | 1.0                        |     | -        |      | ns |  |  |
| t <sub>INH</sub> (2)   | 0.0            |     | 0.0                        |     | -        |      | ns |  |  |
| t <sub>оитсо</sub> (2) | 0.5            | 3.1 | 0.5                        | 4.1 | -        | -    | ns |  |  |

Table 48. EP20K400 External Bidirectional Timing Parameters

| Symbol                      | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|-----------------------------|---------|---------|----------------|-----|----------------|------|------|
|                             | Min     | Max     | Min            | Max | Min            | Max  |      |
| t <sub>INSUBIDIR</sub> (1)  | 1.4     |         | 1.8            |     | 2.0            |      | ns   |
| t <sub>INHBIDIR</sub> (1)   | 0.0     |         | 0.0            |     | 0.0            |      | ns   |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0     | 4.9     | 2.0            | 6.1 | 2.0            | 7.0  | ns   |
| t <sub>XZBIDIR</sub> (1)    |         | 7.3     |                | 8.9 |                | 10.3 | ns   |
| t <sub>ZXBIDIR</sub> (1)    |         | 7.3     |                | 8.9 |                | 10.3 | ns   |
| t <sub>INSUBIDIR</sub> (2)  | 0.5     |         | 1.0            |     | -              |      | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0     |         | 0.0            |     | -              |      | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5     | 3.1     | 0.5            | 4.1 | -              | -    | ns   |
| t <sub>XZBIDIR</sub> (2)    |         | 6.2     |                | 7.6 |                | -    | ns   |
| t <sub>ZXBIDIR</sub> (2)    |         | 6.2     |                | 7.6 |                | -    | ns   |

#### **Altera Corporation**

Tables 85 through 90 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K400E APEX 20KE devices.

| Table 85. EP20K400E f <sub>MAX</sub> LE Timing Microparameters |                |      |        |          |                |      |      |  |  |
|----------------------------------------------------------------|----------------|------|--------|----------|----------------|------|------|--|--|
| Symbol                                                         | -1 Speed Grade |      | -2 Spe | ed Grade | -3 Speed Grade |      | Unit |  |  |
|                                                                | Min            | Max  | Min    | Max      | Min            | Max  |      |  |  |
| t <sub>SU</sub>                                                | 0.23           |      | 0.23   |          | 0.23           |      | ns   |  |  |
| t <sub>H</sub>                                                 | 0.23           |      | 0.23   |          | 0.23           |      | ns   |  |  |
| t <sub>CO</sub>                                                |                | 0.25 |        | 0.29     |                | 0.32 | ns   |  |  |
| t <sub>LUT</sub>                                               |                | 0.70 |        | 0.83     |                | 1.01 | ns   |  |  |

#### APEX 20K Programmable Logic Device Family Data Sheet

| Table 87. EP2      | OK400E f <sub>max</sub> | Routing Delays | S                 |      |         |      |    |
|--------------------|-------------------------|----------------|-------------------|------|---------|------|----|
| Symbol             | -1 Spee                 | d Grade        | le -2 Speed Grade |      | -3 Spee | Unit |    |
|                    | Min                     | Max            | Min               | Max  | Min     | Мах  |    |
| t <sub>F1-4</sub>  |                         | 0.25           |                   | 0.25 |         | 0.26 | ns |
| t <sub>F5-20</sub> |                         | 1.01           |                   | 1.12 |         | 1.25 | ns |
| t <sub>F20+</sub>  |                         | 3.71           |                   | 3.92 |         | 4.17 | ns |

| Symbol             | -1 Spee | -1 Speed Grade |      | d Grade | -3 Spee | Unit |    |
|--------------------|---------|----------------|------|---------|---------|------|----|
|                    | Min     | Max            | Min  | Max     | Min     | Max  |    |
| t <sub>CH</sub>    | 1.36    |                | 2.22 |         | 2.35    |      | ns |
| t <sub>CL</sub>    | 1.36    |                | 2.26 |         | 2.35    |      | ns |
| t <sub>CLRP</sub>  | 0.18    |                | 0.18 |         | 0.19    |      | ns |
| t <sub>PREP</sub>  | 0.18    |                | 0.18 |         | 0.19    |      | ns |
| t <sub>ESBCH</sub> | 1.36    |                | 2.26 |         | 2.35    |      | ns |
| t <sub>ESBCL</sub> | 1.36    |                | 2.26 |         | 2.35    |      | ns |
| t <sub>ESBWP</sub> | 1.17    |                | 1.38 |         | 1.56    |      | ns |
| t <sub>ESBRP</sub> | 0.94    |                | 1.09 |         | 1.25    |      | ns |

| Table 89. EP2         | Table 89. EP20K400E External Timing Parameters |         |         |          |          |         |      |  |  |  |  |
|-----------------------|------------------------------------------------|---------|---------|----------|----------|---------|------|--|--|--|--|
| Symbol                | -1 Spee                                        | d Grade | -2 Spec | ed Grade | -3 Speed | l Grade | Unit |  |  |  |  |
|                       | Min                                            | Max     | Min     | Max      | Min      | Max     |      |  |  |  |  |
| t <sub>INSU</sub>     | 2.51                                           |         | 2.64    |          | 2.77     |         | ns   |  |  |  |  |
| t <sub>INH</sub>      | 0.00                                           |         | 0.00    |          | 0.00     |         | ns   |  |  |  |  |
| t <sub>outco</sub>    | 2.00                                           | 5.25    | 2.00    | 5.79     | 2.00     | 6.32    | ns   |  |  |  |  |
| tINSUPLL              | 3.221                                          |         | 3.38    |          | -        |         | ns   |  |  |  |  |
| t <sub>INHPLL</sub>   | 0.00                                           |         | 0.00    |          | -        |         | ns   |  |  |  |  |
| t <sub>outcopll</sub> | 0.50                                           | 2.25    | 0.50    | 2.45     | -        | -       | ns   |  |  |  |  |

Г

| Symbol                     | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|----------------------------|---------|---------|---------|---------|---------|---------|------|
|                            | Min     | Max     | Min     | Max     | Min     | Max     |      |
| t <sub>insubidir</sub>     | 2.93    |         | 3.23    |         | 3.44    |         | ns   |
| t <sub>inhbidir</sub>      | 0.00    |         | 0.00    |         | 0.00    |         | ns   |
| t <sub>outcobidir</sub>    | 2.00    | 5.25    | 2.00    | 5.79    | 2.00    | 6.32    | ns   |
| t <sub>XZBIDIR</sub>       |         | 5.95    |         | 6.77    |         | 7.12    | ns   |
| t <sub>zxbidir</sub>       |         | 5.95    |         | 6.77    |         | 7.12    | ns   |
| t <sub>insubidirpll</sub>  | 4.31    |         | 4.76    |         | -       |         | ns   |
| t <sub>inhbidirpll</sub>   | 0.00    |         | 0.00    |         | -       |         | ns   |
| t <sub>outcobidirpll</sub> | 0.50    | 2.25    | 0.50    | 2.45    | -       | -       | ns   |
| t <sub>xzbidirpll</sub>    |         | 2.94    |         | 3.43    |         | -       | ns   |
| t <sub>zxbidirpll</sub>    |         | 2.94    |         | 3.43    |         | -       | ns   |

Tables 91 through 96 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices.

| Table 91. EP20K600E f <sub>MAX</sub> LE Timing Microparameters |                |      |                               |      |         |      |    |  |  |  |
|----------------------------------------------------------------|----------------|------|-------------------------------|------|---------|------|----|--|--|--|
| Symbol                                                         | -1 Speed Grade |      | -1 Speed Grade -2 Speed Grade |      | -3 Spee | Unit |    |  |  |  |
|                                                                | Min            | Max  | Min                           | Max  | Min     | Мах  |    |  |  |  |
| t <sub>SU</sub>                                                | 0.16           |      | 0.16                          |      | 0.17    |      | ns |  |  |  |
| t <sub>H</sub>                                                 | 0.29           |      | 0.33                          |      | 0.37    |      | ns |  |  |  |
| t <sub>CO</sub>                                                |                | 0.65 |                               | 0.38 |         | 0.49 | ns |  |  |  |
| t <sub>LUT</sub>                                               |                | 0.70 |                               | 1.00 |         | 1.30 | ns |  |  |  |

Т

| Symbol                     | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|----------------------------|---------|---------|---------|---------|---------|----------|------|
|                            | Min     | Max     | Min     | Max     | Min     | Max      |      |
| t <sub>insubidir</sub>     | 3.22    |         | 3.33    |         | 3.51    |          | ns   |
| t <sub>inhbidir</sub>      | 0.00    |         | 0.00    |         | 0.00    |          | ns   |
| toutcobidir                | 2.00    | 5.75    | 2.00    | 6.33    | 2.00    | 6.90     | ns   |
| t <sub>xzbidir</sub>       |         | 6.31    |         | 7.09    |         | 7.76     | ns   |
| t <sub>ZXBIDIR</sub>       |         | 6.31    |         | 7.09    |         | 7.76     | ns   |
| t <sub>insubidirpl</sub> L | 3.25    |         | 3.26    |         |         |          | ns   |
| t <sub>inhbidirpll</sub>   | 0.00    |         | 0.00    |         |         |          | ns   |
| toutcobidirpll             | 0.50    | 2.25    | 0.50    | 2.99    |         |          | ns   |
| t <sub>xzbidirpll</sub>    |         | 2.81    |         | 3.80    |         |          | ns   |
| t <sub>zxbidirpll</sub>    |         | 2.81    |         | 3.80    |         |          | ns   |

Tables 103 through 108 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1500E APEX 20KE devices.

| Table 103. EP20K1500E f <sub>MAX</sub> LE Timing Microparameters |                |      |                               |      |         |      |    |  |  |  |
|------------------------------------------------------------------|----------------|------|-------------------------------|------|---------|------|----|--|--|--|
| Symbol                                                           | -1 Speed Grade |      | -1 Speed Grade -2 Speed Grade |      | -3 Spee | Unit |    |  |  |  |
|                                                                  | Min            | Max  | Min                           | Max  | Min     | Max  |    |  |  |  |
| t <sub>SU</sub>                                                  | 0.25           |      | 0.25                          |      | 0.25    |      | ns |  |  |  |
| t <sub>H</sub>                                                   | 0.25           |      | 0.25                          |      | 0.25    |      | ns |  |  |  |
| t <sub>CO</sub>                                                  |                | 0.28 |                               | 0.32 |         | 0.33 | ns |  |  |  |
| t <sub>LUT</sub>                                                 |                | 0.80 |                               | 0.95 |         | 1.13 | ns |  |  |  |

Т

| Table 108. EP20K1500E External Bidirectional Timing Parameters |                |      |         |         |         |      |    |  |  |
|----------------------------------------------------------------|----------------|------|---------|---------|---------|------|----|--|--|
| Symbol                                                         | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |  |  |
|                                                                | Min            | Мах  | Min     | Max     | Min     | Max  |    |  |  |
| t <sub>insubidir</sub>                                         | 3.47           |      | 3.68    |         | 3.99    |      | ns |  |  |
| t <sub>inhbidir</sub>                                          | 0.00           |      | 0.00    |         | 0.00    |      | ns |  |  |
| t <sub>outcobidir</sub>                                        | 2.00           | 6.18 | 2.00    | 6.81    | 2.00    | 7.36 | ns |  |  |
| t <sub>XZBIDIR</sub>                                           |                | 6.91 |         | 7.62    |         | 8.38 | ns |  |  |
| t <sub>zxbidir</sub>                                           |                | 6.91 |         | 7.62    |         | 8.38 | ns |  |  |
| t <sub>insubidirpll</sub>                                      | 3.05           |      | 3.26    |         |         |      | ns |  |  |
| t <sub>inhbidirpll</sub>                                       | 0.00           |      | 0.00    |         |         |      | ns |  |  |
| t <sub>outcobidirpll</sub>                                     | 0.50           | 2.67 | 0.50    | 2.99    |         |      | ns |  |  |
| t <sub>xzbidirpll</sub>                                        |                | 3.41 |         | 3.80    |         |      | ns |  |  |
| t <sub>ZXBIDIRPLL</sub>                                        |                | 3.41 |         | 3.80    |         |      | ns |  |  |

Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value.

| Table 109. Selectable I/O Standard Input Delays |         |          |        |          |         |         |      |  |
|-------------------------------------------------|---------|----------|--------|----------|---------|---------|------|--|
| Symbol                                          | -1 Spee | ed Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit |  |
|                                                 | Min     | Max      | Min    | Max      | Min     | Max     | Min  |  |
| LVCMOS                                          |         | 0.00     |        | 0.00     |         | 0.00    | ns   |  |
| LVTTL                                           |         | 0.00     |        | 0.00     |         | 0.00    | ns   |  |
| 2.5 V                                           |         | 0.00     |        | 0.04     |         | 0.05    | ns   |  |
| 1.8 V                                           |         | -0.11    |        | 0.03     |         | 0.04    | ns   |  |
| PCI                                             |         | 0.01     |        | 0.09     |         | 0.10    | ns   |  |
| GTL+                                            |         | -0.24    |        | -0.23    |         | -0.19   | ns   |  |
| SSTL-3 Class I                                  |         | -0.32    |        | -0.21    |         | -0.47   | ns   |  |
| SSTL-3 Class II                                 |         | -0.08    |        | 0.03     |         | -0.23   | ns   |  |
| SSTL-2 Class I                                  |         | -0.17    |        | -0.06    |         | -0.32   | ns   |  |
| SSTL-2 Class II                                 |         | -0.16    |        | -0.05    |         | -0.31   | ns   |  |
| LVDS                                            |         | -0.12    |        | -0.12    |         | -0.12   | ns   |  |
| CTT                                             |         | 0.00     |        | 0.00     |         | 0.00    | ns   |  |
| AGP                                             |         | 0.00     |        | 0.00     |         | 0.00    | ns   |  |

Г

SRAM configuration elements allow APEX 20K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming usermode operation. In-field upgrades can be performed by distributing new configuration files.

### **Configuration Schemes**

The configuration data for an APEX 20K device can be loaded with one of five configuration schemes (see Table 111), chosen on the basis of the target application. An EPC2 or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of an APEX 20K device. When a configuration device is used, the system can configure automatically at system power-up.

Multiple APEX 20K devices can be configured in any of five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device.

| Table 111. Data Sources for Configuration |                                                                     |  |  |  |  |  |
|-------------------------------------------|---------------------------------------------------------------------|--|--|--|--|--|
| Configuration Scheme                      | Data Source                                                         |  |  |  |  |  |
| Configuration device                      | EPC1, EPC2, EPC16 configuration devices                             |  |  |  |  |  |
| Passive serial (PS)                       | MasterBlaster or ByteBlasterMV download cable or serial data source |  |  |  |  |  |
| Passive parallel asynchronous (PPA)       | Parallel data source                                                |  |  |  |  |  |
| Passive parallel synchronous (PPS)        | Parallel data source                                                |  |  |  |  |  |
| JTAG                                      | MasterBlaster or ByteBlasterMV download cable or a microprocessor   |  |  |  |  |  |
|                                           | with a Jam or JBC File                                              |  |  |  |  |  |



For more information on configuration, see *Application Note* 116 (*Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices.*)

## **Device Pin-Outs**

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information