# E·XFL

### Intel - EP20K160EQC240-3N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                     |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 640                                                          |
| Number of Logic Elements/Cells | 6400                                                         |
| Total RAM Bits                 | 81920                                                        |
| Number of I/O                  | 175                                                          |
| Number of Gates                | 404000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 240-BFQFP                                                    |
| Supplier Device Package        | 240-PQFP (32x32)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k160eqc240-3n |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations

- Altera MegaCore<sup>®</sup> functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions
- NativeLink<sup>™</sup> integration with popular synthesis, simulation, and timing analysis tools
- Quartus II SignalTap<sup>®</sup> embedded logic analyzer simplifies in-system design evaluation by giving access to internal nodes during device operation
- Supports popular revision-control software packages including PVCS, Revision Control System (RCS), and Source Code Control System (SCCS)

 Table 4. APEX 20K QFP, BGA & PGA Package Options & I/O Count
 Notes (1), (2)

| Device     | 144-Pin<br>TQFP | 208-Pin<br>PQFP<br>RQFP | 240-Pin<br>PQFP<br>RQFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |
|------------|-----------------|-------------------------|-------------------------|-------------|-------------|-------------|
| EP20K30E   | 92              | 125                     |                         |             |             |             |
| EP20K60E   | 92              | 148                     | 151                     | 196         |             |             |
| EP20K100   | 101             | 159                     | 189                     | 252         |             |             |
| EP20K100E  | 92              | 151                     | 183                     | 246         |             |             |
| EP20K160E  | 88              | 143                     | 175                     | 271         |             |             |
| EP20K200   |                 | 144                     | 174                     | 277         |             |             |
| EP20K200E  |                 | 136                     | 168                     | 271         | 376         |             |
| EP20K300E  |                 |                         | 152                     |             | 408         |             |
| EP20K400   |                 |                         |                         |             | 502         | 502         |
| EP20K400E  |                 |                         |                         |             | 488         |             |
| EP20K600E  |                 |                         |                         |             | 488         |             |
| EP20K1000E |                 |                         |                         |             | 488         |             |
| EP20K1500E |                 |                         |                         |             | 488         |             |

All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required.

APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy.

After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications.

APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations.

The Quartus II software provides NativeLink interfaces to other industrystandard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture.

#### Logic Element

The LE, the smallest unit of logic in the APEX 20K architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack Interconnect routing structures. See Figure 5.



Each LE's programmable register can be configured for D, T, JK, or SR operation. The register's clock and clear control signals can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the register is bypassed and the output of the LUT drives the outputs of the LE.

#### Cascade Chain

With the cascade chain, the APEX 20K architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. Cascade chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than ten LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.



Figure 7. APEX 20K Cascade Chain

#### LE Operating Modes

The APEX 20K LE can operate in one of the following three modes:

- Normal mode
- Arithmetic mode
- Counter mode

Each mode uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes.

The Quartus II software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that specify which LE operating mode to use for optimal performance. Figure 8 shows the LE operating modes.

#### Normal Mode

The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Quartus II software Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. LEs in normal mode support packed registers.

#### **Arithmetic Mode**

The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 8, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

The Quartus II software implements parameterized functions that use the arithmetic mode automatically where appropriate; the designer does not need to specify how the carry chain will be used.

#### **Counter Mode**

The counter mode offers clock enable, counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in an LAB use the counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. The Quartus II software automatically places any registers that are not used by the counter into other LABs.





A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure.

A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows.

Figure 10 shows how the FastTrack Interconnect uses the local interconnect to drive LEs within MegaLAB structures.



Figure 12. APEX 20KE FastRow Interconnect

Table 9 summarizes how various elements of the APEX 20K architecture drive each other.



#### Figure 22. ESB in Single-Port Mode Note (1)

#### Notes to Figure 22:

All registers can be asynchronously cleared by ESB local interconnect signals, global signals, or the chip-wide reset.
 APEX 20KE devices have four dedicated clocks.

#### **Content-Addressable Memory**

In APEX 20KE devices, the ESB can implement CAM. CAM can be thought of as the inverse of RAM. When read, RAM outputs the data for a given address. Conversely, CAM outputs an address for a given data word. For example, if the data FA12 is stored in address 14, the CAM outputs 14 when FA12 is driven into it.

CAM is used for high-speed search operations. When searching for data within a RAM block, the search is performed serially. Thus, finding a particular data word can take many cycles. CAM searches all addresses in parallel and outputs the address storing a particular word. When a match is found, a match flag is set high. Figure 23 shows the CAM block diagram.

#### Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

#### LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

#### Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

#### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.

For more information on ClockLock and ClockBoost circuitry, see Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices.



Figure 30. Specifications for the Incoming & Generated Clocks Note (1)

#### Note to Figure 30:

(1) The tI parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period.

Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices.

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 1 of 2) |                                                                                                                                |     |            |      |  |  |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------------|------|--|--|
| Symbol                                                                                        | Parameter                                                                                                                      | Min | Max        | Unit |  |  |
| f <sub>OUT</sub>                                                                              | Output frequency                                                                                                               | 25  | 180        | MHz  |  |  |
| f <sub>CLK1</sub> <i>(1)</i>                                                                  | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                        | 25  | 180 (1)    | MHz  |  |  |
| f <sub>CLK2</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                        | 16  | 90         | MHz  |  |  |
| f <sub>CLK4</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                        | 10  | 48         | MHz  |  |  |
| t <sub>outduty</sub>                                                                          | Duty cycle for ClockLock/ClockBoost-generated<br>clock                                                                         | 40  | 60         | %    |  |  |
| f <sub>CLKDEV</sub>                                                                           | Input deviation from user specification in the<br>Quartus II software (ClockBoost clock<br>multiplication factor equals 1) (2) |     | 25,000 (3) | PPM  |  |  |
| t <sub>R</sub>                                                                                | Input rise time                                                                                                                |     | 5          | ns   |  |  |
| t <sub>F</sub>                                                                                | Input fall time                                                                                                                |     | 5          | ns   |  |  |
| t <sub>LOCK</sub>                                                                             | Time required for ClockLock/ClockBoost to acquire lock (4)                                                                     |     | 10         | μs   |  |  |

٦

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration.

| Table 19. APEX 20K JT      | AG Instructions                                                                                                                                                                                                                      |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction           | Description                                                                                                                                                                                                                          |
| SAMPLE/PRELOAD             | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |
| EXTEST                     | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                               |
| BYPASS (1)                 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |
| USERCODE                   | Selects the 32-bit USERCODE register and places it between the $TDI$ and $TDO$ pins, allowing the USERCODE to be serially shifted out of $TDO$ .                                                                                     |
| IDCODE                     | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |
| ICR Instructions           | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>TM</sup> or ByteBlasterMV <sup>TM</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.               |
| SignalTap Instructions (1) | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |

# Note to Table 19:

(1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.

| Table 2           | Table 25. APEX 20K 5.0-V Tolerant Device DC Operating Conditions (Part 2 of 2)       Notes (2), (7), (8) |                                                                                       |     |     |                       |      |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----------------------|------|--|--|
| Symbol            | Parameter                                                                                                | Conditions                                                                            | Min | Тур | Max                   | Unit |  |  |
| V <sub>OL</sub>   | 3.3-V low-level TTL output voltage                                                                       | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                        |     |     | 0.45                  | V    |  |  |
|                   | 3.3-V low-level CMOS output voltage                                                                      | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                       |     |     | 0.2                   | V    |  |  |
|                   | 3.3-V low-level PCI output voltage                                                                       | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(11) |     |     | $0.1 \times V_{CCIO}$ | V    |  |  |
|                   | 2.5-V low-level output voltage                                                                           | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                       |     |     | 0.2                   | V    |  |  |
|                   |                                                                                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.4                   | V    |  |  |
|                   |                                                                                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.7                   | V    |  |  |
| I <sub>I</sub>    | Input pin leakage current                                                                                | $V_1 = 5.75$ to $-0.5$ V                                                              | -10 |     | 10                    | μA   |  |  |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                                                       | $V_{O} = 5.75$ to $-0.5$ V                                                            | -10 |     | 10                    | μA   |  |  |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode)                                | $V_1$ = ground, no load, no<br>toggling inputs, -1 speed<br>grade (12)                |     | 10  |                       | mA   |  |  |
|                   |                                                                                                          | V <sub>1</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades (12)  |     | 5   |                       | mA   |  |  |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                                                        | V <sub>CCIO</sub> = 3.0 V (13)                                                        | 20  |     | 50                    | W    |  |  |
|                   | before and during configuration                                                                          | V <sub>CCIO</sub> = 2.375 V (13)                                                      | 30  |     | 80                    | W    |  |  |



Figure 37. APEX 20KE f<sub>MAX</sub> Timing Model

| Table 31. APEX 2        | OK f <sub>MAX</sub> Timing Parameters (Part 2 of 2) |
|-------------------------|-----------------------------------------------------|
| Symbol                  | Parameter                                           |
| t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers  |
| t <sub>ESBDD</sub>      | ESB data-in to data-out delay for RAM mode          |
| t <sub>PD</sub>         | ESB macrocell input to non-registered output        |
| t <sub>PTERMSU</sub>    | ESB macrocell register setup time before clock      |
| t <sub>PTERMCO</sub>    | ESB macrocell register clock-to-output delay        |
| t <sub>F1-4</sub>       | Fanout delay using local interconnect               |
| t <sub>F5-20</sub>      | Fanout delay using MegaLab Interconnect             |
| t <sub>F20+</sub>       | Fanout delay using FastTrack Interconnect           |
| t <sub>CH</sub>         | Minimum clock high time from clock pin              |
| t <sub>CL</sub>         | Minimum clock low time from clock pin               |
| t <sub>CLRP</sub>       | LE clear pulse width                                |
| t <sub>PREP</sub>       | LE preset pulse width                               |
| t <sub>ESBCH</sub>      | Clock high time                                     |
| t <sub>ESBCL</sub>      | Clock low time                                      |
| t <sub>ESBWP</sub>      | Write pulse width                                   |
| t <sub>ESBRP</sub>      | Read pulse width                                    |

### Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20K External Timing Parameters     Note (1) |                                                         |  |  |  |
|------------------------------------------------------------|---------------------------------------------------------|--|--|--|
| Symbol                                                     | Clock Parameter                                         |  |  |  |
| t <sub>INSU</sub>                                          | Setup time with global clock at IOE register            |  |  |  |
| t <sub>INH</sub>                                           | lold time with global clock at IOE register             |  |  |  |
| t <sub>оитсо</sub>                                         | Clock-to-output delay with global clock at IOE register |  |  |  |

| Table 33. APEX 20K External Bidirectional Timing Parameters       Note (1) |                                                                                                |            |  |  |  |  |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                                                     | Parameter                                                                                      | Conditions |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                     | Setup time for bidirectional pins with global clock at same-row or same-<br>column LE register |            |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                      | Hold time for bidirectional pins with global clock at same-row or same-column LE register      |            |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                                    | Clock-to-output delay for bidirectional pins with global clock at IOE register                 | C1 = 10 pF |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                       | Synchronous IOE output buffer disable delay                                                    | C1 = 10 pF |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                       | Synchronous IOE output buffer enable delay, slow slew rate = off                               | C1 = 10 pF |  |  |  |  |

Tables 40 through 42 show the  $f_{MAX}$  timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol                  | -1 Snee | d Grade | -2 Snee | -2 Sneed Grade |     | -3 Speed Grade |    |  |
|-------------------------|---------|---------|---------|----------------|-----|----------------|----|--|
| oymbol                  |         |         |         | - 00000 01000  |     |                |    |  |
|                         | Min     | Max     | Min     | Max            | Min | Max            |    |  |
| t <sub>SU</sub>         | 0.5     |         | 0.6     |                | 0.8 |                | ns |  |
| t <sub>H</sub>          | 0.7     |         | 0.8     |                | 1.0 |                | ns |  |
| t <sub>CO</sub>         |         | 0.3     |         | 0.4            |     | 0.5            | ns |  |
| t <sub>LUT</sub>        |         | 0.8     |         | 1.0            |     | 1.3            | ns |  |
| t <sub>ESBRC</sub>      |         | 1.7     |         | 2.1            |     | 2.4            | ns |  |
| t <sub>ESBWC</sub>      |         | 5.7     |         | 6.9            |     | 8.1            | ns |  |
| t <sub>ESBWESU</sub>    | 3.3     |         | 3.9     |                | 4.6 |                | ns |  |
| t <sub>ESBDATASU</sub>  | 2.2     |         | 2.7     |                | 3.1 |                | ns |  |
| t <sub>ESBDATAH</sub>   | 0.6     |         | 0.8     |                | 0.9 |                | ns |  |
| t <sub>ESBADDRSU</sub>  | 2.4     |         | 2.9     |                | 3.3 |                | ns |  |
| t <sub>ESBDATACO1</sub> |         | 1.3     |         | 1.6            |     | 1.8            | ns |  |
| t <sub>ESBDATACO2</sub> |         | 2.6     |         | 3.1            |     | 3.6            | ns |  |
| t <sub>ESBDD</sub>      |         | 2.5     |         | 3.3            |     | 3.6            | ns |  |
| t <sub>PD</sub>         |         | 2.5     |         | 3.0            |     | 3.6            | ns |  |
| t <sub>PTERMSU</sub>    | 2.3     |         | 2.6     |                | 3.2 |                | ns |  |
| t <sub>PTERMCO</sub>    |         | 1.5     |         | 1.8            |     | 2.1            | ns |  |
| t <sub>F1-4</sub>       |         | 0.5     |         | 0.6            |     | 0.7            | ns |  |
| t <sub>F5-20</sub>      |         | 1.6     |         | 1.7            |     | 1.8            | ns |  |
| t <sub>F20+</sub>       |         | 2.2     |         | 2.2            |     | 2.3            | ns |  |
| t <sub>CH</sub>         | 2.0     |         | 2.5     |                | 3.0 |                | ns |  |
| t <sub>CL</sub>         | 2.0     |         | 2.5     |                | 3.0 |                | ns |  |
| t <sub>CLRP</sub>       | 0.3     |         | 0.4     |                | 0.4 |                | ns |  |
| t <sub>PREP</sub>       | 0.5     |         | 0.5     |                | 0.5 |                | ns |  |
| t <sub>ESBCH</sub>      | 2.0     |         | 2.5     |                | 3.0 |                | ns |  |
| t <sub>ESBCL</sub>      | 2.0     |         | 2.5     |                | 3.0 |                | ns |  |
| t <sub>ESBWP</sub>      | 1.6     |         | 1.9     |                | 2.2 |                | ns |  |
| t <sub>ESBRP</sub>      | 1.0     |         | 1.3     |                | 1.4 |                | ns |  |

Tables 67 through 72 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K160E APEX 20KE devices.

| Table 67. EP20K160E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                                         |      | -1   | -    |      | -3   |      | Unit |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>SU</sub>                                                | 0.22 |      | 0.24 |      | 0.26 |      | ns   |  |  |
| t <sub>H</sub>                                                 | 0.22 |      | 0.24 |      | 0.26 |      | ns   |  |  |
| t <sub>CO</sub>                                                |      | 0.25 |      | 0.31 |      | 0.35 | ns   |  |  |
| t <sub>LUT</sub>                                               |      | 0.69 |      | 0.88 |      | 1.12 | ns   |  |  |

| Table 69. EP20K160E f <sub>MAX</sub> Routing Delays |           |      |     |      |      |      |    |  |  |
|-----------------------------------------------------|-----------|------|-----|------|------|------|----|--|--|
| Symbol                                              | bol -1 -2 |      | -3  |      | Unit |      |    |  |  |
|                                                     | Min       | Max  | Min | Max  | Min  | Max  |    |  |  |
| t <sub>F1-4</sub>                                   |           | 0.25 |     | 0.26 |      | 0.28 | ns |  |  |
| t <sub>F5-20</sub>                                  |           | 1.00 |     | 1.18 |      | 1.35 | ns |  |  |
| t <sub>F20+</sub>                                   |           | 1.95 |     | 2.19 |      | 2.30 | ns |  |  |

| Symbol             | -1   |     | -2   |     | -3   |     | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max |      |
| t <sub>CH</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CL</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>ESBCH</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBCL</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBWP</sub> | 1.15 |     | 1.45 |     | 1.73 |     | ns   |
| t <sub>ESBRP</sub> | 0.93 |     | 1.15 |     | 1.38 |     | ns   |

| Table 71. EP20K160E External Timing Parameters |      |      |      |      |      |      |      |  |  |
|------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                         | -1   |      | -2   |      | -3   |      | Unit |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>INSU</sub>                              | 2.23 |      | 2.34 |      | 2.47 |      | ns   |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns   |  |  |
| t <sub>insupll</sub>                           | 2.12 |      | 2.07 |      | -    |      | ns   |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |
| t <sub>outcopll</sub>                          | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns   |  |  |

| Table 72. EP20K160E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |  |
|--------------------------------------------------------------|------|------|------|------|------|------|------|--|
| Symbol                                                       | -1   |      | -:   | 2    | -3   |      | Unit |  |
|                                                              | Min  | Max  | Min  | Мах  | Min  | Max  | 1    |  |
| t <sub>insubidir</sub>                                       | 2.86 |      | 3.24 |      | 3.54 |      | ns   |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns   |  |
| t <sub>XZBIDIR</sub>                                         |      | 7.43 |      | 8.23 |      | 8.58 | ns   |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.43 |      | 8.23 |      | 8.58 | ns   |  |
| t <sub>insubidirpll</sub>                                    | 4.93 |      | 5.48 |      | -    |      | ns   |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns   |  |
| toutcobidirpll                                               | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns   |  |
| t <sub>XZBIDIRPLL</sub>                                      |      | 5.36 |      | 5.99 |      | -    | ns   |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.36 |      | 5.99 |      | -    | ns   |  |

Tables 73 through 78 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K200E APEX 20KE devices.

| Table 73. EP20K200E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                                         | -1   |      | -2   |      | -3   |      | Unit |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>SU</sub>                                                | 0.23 |      | 0.24 |      | 0.26 |      | ns   |  |  |
| t <sub>H</sub>                                                 | 0.23 |      | 0.24 |      | 0.26 |      | ns   |  |  |
| t <sub>CO</sub>                                                |      | 0.26 |      | 0.31 |      | 0.36 | ns   |  |  |
| t <sub>LUT</sub>                                               |      | 0.70 |      | 0.90 |      | 1.14 | ns   |  |  |

#### **Altera Corporation**

| Table 110. Selectable I/O Standard Output Delays |                |       |                |       |                |       |      |  |
|--------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|--|
| Symbol                                           | -1 Speed Grade |       | -2 Speed Grade |       | -3 Speed Grade |       | Unit |  |
|                                                  | Min            | Max   | Min            | Max   | Min            | Max   | Min  |  |
| LVCMOS                                           |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |
| LVTTL                                            |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |
| 2.5 V                                            |                | 0.00  |                | 0.09  |                | 0.10  | ns   |  |
| 1.8 V                                            |                | 2.49  |                | 2.98  |                | 3.03  | ns   |  |
| PCI                                              |                | -0.03 |                | 0.17  |                | 0.16  | ns   |  |
| GTL+                                             |                | 0.75  |                | 0.75  |                | 0.76  | ns   |  |
| SSTL-3 Class I                                   |                | 1.39  |                | 1.51  |                | 1.50  | ns   |  |
| SSTL-3 Class II                                  |                | 1.11  |                | 1.23  |                | 1.23  | ns   |  |
| SSTL-2 Class I                                   |                | 1.35  |                | 1.48  |                | 1.47  | ns   |  |
| SSTL-2 Class II                                  |                | 1.00  |                | 1.12  |                | 1.12  | ns   |  |
| LVDS                                             |                | -0.48 |                | -0.48 |                | -0.48 | ns   |  |
| CTT                                              |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |
| AGP                                              |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |

# Power Consumption

To estimate device power consumption, use the interactive power calculator on the Altera web site at **http://www.altera.com**.

# Configuration & Operation

The APEX 20K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

## **Operating Modes**

The APEX architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

Before and during device configuration, all I/O pins are pulled to  $\rm V_{\rm CCIO}$  by a built-in weak pull-up resistor.