# E·XFL

# Altera - EP20K160ETC144-2 Datasheet



Welcome to <u>E-XFL.COM</u>

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Active                                                        |
| Number of LABs/CLBs            | 640                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 88                                                            |
| Number of Gates                | -                                                             |
| Voltage - Supply               | 1.71V ~ 1.89V                                                 |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                               |
| Package / Case                 | 144-LQFP                                                      |
| Supplier Device Package        | 144-TQFP (20x20)                                              |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k160etc144-2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible clock management circuitry with up to four phase-locked loops (PLLs)
  - Built-in low-skew clock tree
  - Up to eight global clock signals
  - ClockLock<sup>®</sup> feature reducing clock delay and skew
  - ClockBoost<sup>®</sup> feature providing clock multiplication and division
  - ClockShift<sup>TM</sup> programmable clock phase and delay shifting
- Powerful I/O features
  - Compliant with peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
  - Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.)
  - Bidirectional I/O performance  $(t_{CO} + t_{SU})$  up to 250 MHz
  - LVDS performance up to 840 Mbits per channel
  - Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic
  - MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - Programmable clamp to V<sub>CCIO</sub>
  - Individual tri-state output enable control for each pin
  - Programmable output slew-rate control to reduce switching noise
  - Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I)
  - Pull-up on I/O pins before and during configuration
- Advanced interconnect structure
  - Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect
- Advanced packaging options
  - Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7)
  - FineLine BGA<sup>®</sup> packages maximize board space efficiency
- Advanced software support
  - Software design support and automatic place-and-route provided by the Altera<sup>®</sup> Quartus<sup>®</sup> II development system for

# **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB.

APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.





Each LE has two outputs that drive the local, MegaLAB, or FastTrack Interconnect routing structure. Each output can be driven independently by the LUT's or register's output. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, improves device utilization because the register and the LUT can be used for unrelated functions. The LE can also drive out registered and unregistered versions of the LUT output.

The APEX 20K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. A carry chain supports high-speed arithmetic functions such as counters and adders, while a cascade chain implements wide-input functions such as equality comparators with minimum delay. Carry and cascade chains connect LEs 1 through 10 in an LAB and all LABs in the same MegaLAB structure.

# Carry Chain

The carry chain provides a very fast carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higherorder bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the APEX 20K architecture to implement high-speed counters, adders, and comparators of arbitrary width. Carry chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as library of parameterized modules (LPM) and DesignWare functions automatically take advantage of carry chains for the appropriate functions.

The Quartus II software Compiler creates carry chains longer than ten LEs by linking LABs together automatically. For enhanced fitting, a long carry chain skips alternate LABs in a MegaLAB<sup>™</sup> structure. A carry chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure.

Figure 6 shows how an *n*-bit full adder can be implemented in n + 1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for accumulator functions. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is driven onto the local, MegaLAB, or FastTrack Interconnect routing structures.

#### Normal Mode

The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Quartus II software Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. LEs in normal mode support packed registers.

#### **Arithmetic Mode**

The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 8, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

The Quartus II software implements parameterized functions that use the arithmetic mode automatically where appropriate; the designer does not need to specify how the carry chain will be used.

#### **Counter Mode**

The counter mode offers clock enable, counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in an LAB use the counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. The Quartus II software automatically places any registers that are not used by the counter into other LABs.



Figure 18. Deep Memory Block Implemented with Multiple ESBs

The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two or four ESBs are used to support two simultaneous reads or writes. This functionality is shown in Figure 19.



Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 27 shows how a row IOE connects to the interconnect.



APEX 20KE devices also support the MultiVolt I/O interface feature. The APEX 20KE VCCINT pins must always be connected to a 1.8-V power supply. With a 1.8-V V<sub>CCINT</sub> level, input pins are 1.8-V, 2.5-V, and 3.3-V tolerant. The VCCIO pins can be connected to either a 1.8-V, 2.5-V, or 3.3-V power supply, depending on the I/O standard requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When VCCIO pins are connected to a 3.3-V power supply, the output levels are sometime with 2.5-V systems. When VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and compatible with 3.3-V or 5.0-V systems. An APEX 20KE device is 5.0-V tolerant with the addition of a resistor.

# Table 13 summarizes APEX 20KE MultiVolt I/O support.

| Table 13. APEX 20KE MultiVolt I/O Support     Note (1)                     |              |              |              |     |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |     |
|----------------------------------------------------------------------------|--------------|--------------|--------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|
| V <sub>CCIO</sub> (V)         Input Signals (V)         Output Signals (V) |              |              |              |     |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |     |
|                                                                            | 1.8          | 2.5          | 3.3          | 5.0 | 1.8          | 2.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3.3          | 5.0 |
| 1.8                                                                        | ~            | $\checkmark$ | <b>&gt;</b>  |     | $\checkmark$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |     |
| 2.5                                                                        | $\checkmark$ | $\checkmark$ | $\checkmark$ |     |              | <ul> <li>Image: A start of the start of</li></ul> |              |     |
| 3.3                                                                        | ~            | $\checkmark$ | >            | (2) |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>√</b> (3) |     |

### Notes to Table 13:

 The PCI clamping diode must be disabled to drive an input with voltages higher than V<sub>CCIO</sub>, except for the 5.0-V input case.

(2) An APEX 20KE device can be made 5.0-V tolerant with the addition of an external resistor. You also need a PCI clamp and series resistor.

(3) When V<sub>CCIO</sub> = 3.3 V, an APEX 20KE device can drive a 2.5-V device with 3.3-V tolerant inputs.

# ClockLock & ClockBoost Features

APEX 20K devices support the ClockLock and ClockBoost clock management features, which are implemented with PLLs. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost circuitry allows the designer to distribute a low-speed clock and multiply that clock on-device. APEX 20K devices include a high-speed clock tree; unlike ASICs, the user does not have to design and optimize the clock tree. The ClockLock and ClockBoost features work in conjunction with the APEX 20K device's high-speed clock to provide significant improvements in system performance and band-width. Devices with an X-suffix on the ordering code include the ClockLock circuit.

The ClockLock and ClockBoost features in APEX 20K devices are enabled through the Quartus II software. External devices are not required to use these features.

### Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

# LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

## Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

# ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.

For more information on ClockLock and ClockBoost circuitry, see Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices.

#### Notes to Table 16:

- (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The *f<sub>CLKDEV</sub>* parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation.

Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices.

| Table 17. APEX 20KE ClockLock & ClockBoost Parameters         Note (1) |                                                              |            |     |     |                        |                  |  |
|------------------------------------------------------------------------|--------------------------------------------------------------|------------|-----|-----|------------------------|------------------|--|
| Symbol                                                                 | Parameter                                                    | Conditions | Min | Тур | Мах                    | Unit             |  |
| t <sub>R</sub>                                                         | Input rise time                                              |            |     |     | 5                      | ns               |  |
| t <sub>F</sub>                                                         | Input fall time                                              |            |     |     | 5                      | ns               |  |
| t <sub>INDUTY</sub>                                                    | Input duty cycle                                             |            | 40  |     | 60                     | %                |  |
| t <sub>INJITTER</sub>                                                  | Input jitter peak-to-peak                                    |            |     |     | 2% of input<br>period  | peak-to-<br>peak |  |
| t <sub>OUTJITTER</sub>                                                 | Jitter on ClockLock or ClockBoost-<br>generated clock        |            |     |     | 0.35% of output period | RMS              |  |
| t <sub>OUTDUTY</sub>                                                   | Duty cycle for ClockLock or<br>ClockBoost-generated clock    |            | 45  |     | 55                     | %                |  |
| t <sub>LOCK</sub> (2) <sub>,</sub> (3)                                 | Time required for ClockLock or<br>ClockBoost to acquire lock |            |     |     | 40                     | μs               |  |

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration.

| Table 19. APEX 20K J       | Table 19. APEX 20K JTAG Instructions                                                                                                                                                                                                 |  |  |  |  |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction           | Description                                                                                                                                                                                                                          |  |  |  |  |
| SAMPLE/PRELOAD             | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |  |  |  |  |
| EXTEST                     | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                               |  |  |  |  |
| BYPASS (1)                 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |  |  |  |  |
| USERCODE                   | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                                            |  |  |  |  |
| IDCODE                     | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |  |  |  |  |
| ICR Instructions           | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>™</sup> or ByteBlasterMV <sup>™</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.                 |  |  |  |  |
| SignalTap Instructions (1) | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |  |  |  |  |

# able 19 APFX 20K .ITAG Instruction

#### Note to Table 19:

(1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.

The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices.

| Table 20. APEX 20K Boundary-Scan Register Length |                               |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |
| EP20K30E                                         | 420                           |  |  |  |  |
| EP20K60E                                         | 624                           |  |  |  |  |
| EP20K100                                         | 786                           |  |  |  |  |
| EP20K100E                                        | 774                           |  |  |  |  |
| EP20K160E                                        | 984                           |  |  |  |  |
| EP20K200                                         | 1,176                         |  |  |  |  |
| EP20K200E                                        | 1,164                         |  |  |  |  |
| EP20K300E                                        | 1,266                         |  |  |  |  |
| EP20K400                                         | 1,536                         |  |  |  |  |
| EP20K400E                                        | 1,506                         |  |  |  |  |
| EP20K600E                                        | 1,806                         |  |  |  |  |
| EP20K1000E                                       | 2,190                         |  |  |  |  |
| EP20K1500E                                       | 1 (1)                         |  |  |  |  |

#### Note to Table 20:

(1) This device does not support JTAG boundary scan testing.

| Symbol             | Parameter                                              | Conditions         | Min              | Max               | Unit |
|--------------------|--------------------------------------------------------|--------------------|------------------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic<br>and input buffers | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation     | (4), (5)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation     | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| VI                 | Input voltage                                          | (3), (6)           | -0.5             | 5.75              | V    |
| Vo                 | Output voltage                                         |                    | 0                | V <sub>CCIO</sub> | V    |
| TJ                 | Junction temperature                                   | For commercial use | 0                | 85                | °C   |
|                    |                                                        | For industrial use | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                        |                    |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                        |                    |                  | 40                | ns   |

| Symbol          | Parameter                            | Conditions                                                                             | Min                                 | Тур | Max                        | Unit |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------|-----|----------------------------|------|
| V <sub>IH</sub> | High-level input voltage             |                                                                                        | 1.7, 0.5 × V <sub>CCIO</sub><br>(9) |     | 5.75                       | V    |
| V <sub>IL</sub> | Low-level input voltage              |                                                                                        | -0.5                                |     | $0.8, 0.3 \times V_{CCIO}$ | V    |
| V <sub>OH</sub> | 3.3-V high-level TTL output voltage  | I <sub>OH</sub> = -8 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                  | 2.4                                 |     |                            | V    |
|                 | 3.3-V high-level CMOS output voltage | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                | V <sub>CCIO</sub> -0.2              |     |                            | V    |
|                 | 3.3-V high-level PCI output voltage  | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(10) | $0.9 \times V_{CCIO}$               |     |                            | V    |
|                 | 2.5-V high-level output voltage      | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                | 2.1                                 |     |                            | V    |
|                 |                                      | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                  | 2.0                                 |     |                            | V    |
|                 |                                      | I <sub>OH</sub> = –2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                  | 1.7                                 |     |                            | V    |



Figure 34 shows the typical output drive characteristics of APEX 20K devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compatible with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). 5-V tolerant APEX 20K devices in the -1 speed grade are 5-V PCI compliant over all operating conditions.







**Altera Corporation** 



## Figure 40. Synchronous Bidirectional Pin External Timing

#### Notes to Figure 40:

- (1) The output enable and input registers are LE registers in the LAB adjacent to a bidirectional row pin. The output enable register is set with "Output Enable Routing= Signal-Pin" option in the Quartus II software.
- (2) The LAB adjacent input register is set with "Decrease Input Delay to Internal Cells= Off". This maintains a zero hold time for lab adjacent registers while giving a fast, position independent setup time. A faster setup time with zero hold time is possible by setting "Decrease Input Delay to Internal Cells= ON" and moving the input register farther away from the bidirectional pin. The exact position where zero hold occurs with the minimum setup time, varies with device density and speed grade.

Table 31 describes the  $f_{MAX}$  timing parameters shown in Figure 36 on page 68.

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 1 of 2) |                                                                |  |  |  |  |
|---------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|
| Symbol                                                              | Parameter                                                      |  |  |  |  |
| t <sub>SU</sub>                                                     | LE register setup time before clock                            |  |  |  |  |
| t <sub>H</sub>                                                      | LE register hold time after clock                              |  |  |  |  |
| t <sub>CO</sub>                                                     | LE register clock-to-output delay                              |  |  |  |  |
| t <sub>LUT</sub>                                                    | LUT delay for data-in                                          |  |  |  |  |
| t <sub>ESBRC</sub>                                                  | ESB Asynchronous read cycle time                               |  |  |  |  |
| t <sub>ESBWC</sub>                                                  | ESB Asynchronous write cycle time                              |  |  |  |  |
| t <sub>ESBWESU</sub>                                                | ESB WE setup time before clock when using input register       |  |  |  |  |
| t <sub>ESBDATASU</sub>                                              | ESB data setup time before clock when using input register     |  |  |  |  |
| t <sub>ESBDATAH</sub>                                               | ESB data hold time after clock when using input register       |  |  |  |  |
| t <sub>ESBADDRSU</sub>                                              | ESB address setup time before clock when using input registers |  |  |  |  |
| t <sub>ESBDATACO1</sub>                                             | ESB clock-to-output delay when using output registers          |  |  |  |  |

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters       (Part 2 of 2) |                                                    |  |  |  |  |  |
|---------------------------------------------------------------------------|----------------------------------------------------|--|--|--|--|--|
| Symbol                                                                    | Parameter                                          |  |  |  |  |  |
| t <sub>ESBDATACO2</sub>                                                   | ESB clock-to-output delay without output registers |  |  |  |  |  |
| t <sub>ESBDD</sub>                                                        | ESB data-in to data-out delay for RAM mode         |  |  |  |  |  |
| t <sub>PD</sub>                                                           | ESB macrocell input to non-registered output       |  |  |  |  |  |
| t <sub>PTERMSU</sub>                                                      | ESB macrocell register setup time before clock     |  |  |  |  |  |
| t <sub>PTERMCO</sub>                                                      | ESB macrocell register clock-to-output delay       |  |  |  |  |  |
| t <sub>F1-4</sub>                                                         | Fanout delay using local interconnect              |  |  |  |  |  |
| t <sub>F5-20</sub>                                                        | Fanout delay using MegaLab Interconnect            |  |  |  |  |  |
| t <sub>F20+</sub>                                                         | Fanout delay using FastTrack Interconnect          |  |  |  |  |  |
| t <sub>CH</sub>                                                           | Minimum clock high time from clock pin             |  |  |  |  |  |
| t <sub>CL</sub>                                                           | Minimum clock low time from clock pin              |  |  |  |  |  |
| t <sub>CLRP</sub>                                                         | LE clear pulse width                               |  |  |  |  |  |
| t <sub>PREP</sub>                                                         | LE preset pulse width                              |  |  |  |  |  |
| t <sub>ESBCH</sub>                                                        | Clock high time                                    |  |  |  |  |  |
| t <sub>ESBCL</sub>                                                        | Clock low time                                     |  |  |  |  |  |
| t <sub>ESBWP</sub>                                                        | Write pulse width                                  |  |  |  |  |  |
| t <sub>ESBRP</sub>                                                        | Read pulse width                                   |  |  |  |  |  |

# Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20K External Timing Parameters       Note (1) |                                                         |  |  |  |  |
|--------------------------------------------------------------|---------------------------------------------------------|--|--|--|--|
| Symbol                                                       | Clock Parameter                                         |  |  |  |  |
| t <sub>INSU</sub>                                            | Setup time with global clock at IOE register            |  |  |  |  |
| t <sub>INH</sub>                                             | Hold time with global clock at IOE register             |  |  |  |  |
| t <sub>оитсо</sub>                                           | Clock-to-output delay with global clock at IOE register |  |  |  |  |

| Table 33. APEX 20K External Bidirectional Timing Parameters       Note (1) |                                                                                            |            |  |  |  |
|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--|--|
| Symbol                                                                     | Parameter                                                                                  | Conditions |  |  |  |
| t <sub>INSUBIDIR</sub>                                                     | Setup time for bidirectional pins with global clock at same-row or same-column LE register |            |  |  |  |
| t <sub>INHBIDIR</sub>                                                      | Hold time for bidirectional pins with global clock at same-row or same-column LE register  |            |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                                    | Clock-to-output delay for bidirectional pins with global clock at IOE register             | C1 = 10 pF |  |  |  |
| t <sub>XZBIDIR</sub>                                                       | Synchronous IOE output buffer disable delay                                                | C1 = 10 pF |  |  |  |
| t <sub>ZXBIDIR</sub>                                                       | Synchronous IOE output buffer enable delay, slow slew rate = off                           | C1 = 10 pF |  |  |  |

Tables 55 through 60 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K60E APEX 20KE devices.

| Table 55. EP20K60E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |                               |    |  |  |
|---------------------------------------------------------------|------|------|------|------|------|-------------------------------|----|--|--|
| Symbol                                                        | -    | 1    |      | -2   | -    | -3<br>Min Max<br>0.16<br>0.39 |    |  |  |
|                                                               | Min  | Max  | Min  | Max  | Min  | Max                           |    |  |  |
| t <sub>SU</sub>                                               | 0.17 |      | 0.15 |      | 0.16 |                               | ns |  |  |
| t <sub>H</sub>                                                | 0.32 |      | 0.33 |      | 0.39 |                               | ns |  |  |
| t <sub>CO</sub>                                               |      | 0.29 |      | 0.40 |      | 0.60                          | ns |  |  |
| t <sub>LUT</sub>                                              |      | 0.77 |      | 1.07 |      | 1.59                          | ns |  |  |

| Table 78. EP20K200E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |  |
|--------------------------------------------------------------|------|------|------|------|------|------|------|--|
| Symbol                                                       | -1   |      | -2   |      | -3   |      | Unit |  |
|                                                              | Min  | Мах  | Min  | Max  | Min  | Max  | 1    |  |
| t <sub>insubidir</sub>                                       | 2.81 |      | 3.19 |      | 3.54 |      | ns   |  |
| t <sub>INHBIDIR</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns   |  |
| t <sub>XZBIDIR</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns   |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns   |  |
| t <sub>insubidirpll</sub>                                    | 3.30 |      | 3.64 |      | -    |      | ns   |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns   |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns   |  |
| t <sub>XZBIDIRPLL</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns   |  |
| t <sub>zxbidirpll</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns   |  |

Tables 79 through 84 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices.

| Table 79. EP20K300E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |  |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|------|--|--|--|
| Symbol                                                         | -1   |      | -2   |      | -3   |      | Unit |  |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |  |
| t <sub>SU</sub>                                                | 0.16 |      | 0.17 |      | 0.18 |      | ns   |  |  |  |
| t <sub>H</sub>                                                 | 0.31 |      | 0.33 |      | 0.38 |      | ns   |  |  |  |
| t <sub>CO</sub>                                                |      | 0.28 |      | 0.38 |      | 0.51 | ns   |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.79 |      | 1.07 |      | 1.43 | ns   |  |  |  |

Tables 85 through 90 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K400E APEX 20KE devices.

| Table 85. EP20K400E f <sub>MAX</sub> LE Timing Microparameters |         |          |        |          |         |      |    |  |  |  |
|----------------------------------------------------------------|---------|----------|--------|----------|---------|------|----|--|--|--|
| Symbol                                                         | -1 Spee | ed Grade | -2 Spe | ed Grade | -3 Spee | Unit |    |  |  |  |
|                                                                | Min     | Max      | Min    | Max      | Min     | Max  |    |  |  |  |
| t <sub>SU</sub>                                                | 0.23    |          | 0.23   |          | 0.23    |      | ns |  |  |  |
| t <sub>H</sub>                                                 | 0.23    |          | 0.23   |          | 0.23    |      | ns |  |  |  |
| t <sub>CO</sub>                                                |         | 0.25     |        | 0.29     |         | 0.32 | ns |  |  |  |
| t <sub>LUT</sub>                                               |         | 0.70     |        | 0.83     |         | 1.01 | ns |  |  |  |

Tables 97 through 102 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices.

| Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters |         |         |         |          |         |      |    |  |  |
|-----------------------------------------------------------------|---------|---------|---------|----------|---------|------|----|--|--|
| Symbol                                                          | -1 Spee | d Grade | -2 Spec | ed Grade | -3 Spee | Unit |    |  |  |
|                                                                 | Min     | Мах     | Min     | Max      | Min     | Max  |    |  |  |
| t <sub>SU</sub>                                                 | 0.25    |         | 0.25    |          | 0.25    |      | ns |  |  |
| t <sub>H</sub>                                                  | 0.25    |         | 0.25    |          | 0.25    |      | ns |  |  |
| t <sub>CO</sub>                                                 |         | 0.28    |         | 0.32     |         | 0.33 | ns |  |  |
| t <sub>LUT</sub>                                                |         | 0.80    |         | 0.95     |         | 1.13 | ns |  |  |

| Table 110. Selectable I/O Standard Output Delays |                |       |                |       |                |       |      |  |
|--------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|--|
| Symbol                                           | -1 Speed Grade |       | -2 Speed Grade |       | -3 Speed Grade |       | Unit |  |
|                                                  | Min            | Max   | Min            | Max   | Min            | Max   | Min  |  |
| LVCMOS                                           |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |
| LVTTL                                            |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |
| 2.5 V                                            |                | 0.00  |                | 0.09  |                | 0.10  | ns   |  |
| 1.8 V                                            |                | 2.49  |                | 2.98  |                | 3.03  | ns   |  |
| PCI                                              |                | -0.03 |                | 0.17  |                | 0.16  | ns   |  |
| GTL+                                             |                | 0.75  |                | 0.75  |                | 0.76  | ns   |  |
| SSTL-3 Class I                                   |                | 1.39  |                | 1.51  |                | 1.50  | ns   |  |
| SSTL-3 Class II                                  |                | 1.11  |                | 1.23  |                | 1.23  | ns   |  |
| SSTL-2 Class I                                   |                | 1.35  |                | 1.48  |                | 1.47  | ns   |  |
| SSTL-2 Class II                                  |                | 1.00  |                | 1.12  |                | 1.12  | ns   |  |
| LVDS                                             |                | -0.48 |                | -0.48 |                | -0.48 | ns   |  |
| CTT                                              |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |
| AGP                                              |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |

# Power Consumption

To estimate device power consumption, use the interactive power calculator on the Altera web site at **http://www.altera.com**.

# Configuration & Operation

The APEX 20K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

# **Operating Modes**

The APEX architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

Before and during device configuration, all I/O pins are pulled to  $\rm V_{\rm CCIO}$  by a built-in weak pull-up resistor.