# E·XFL

## Intel - EP20K200EBC652-1X Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 832                                                          |
| Number of Logic Elements/Cells | 8320                                                         |
| Total RAM Bits                 | 106496                                                       |
| Number of I/O                  | 376                                                          |
| Number of Gates                | 526000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 652-BGA                                                      |
| Supplier Device Package        | 652-BGA (45x45)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k200ebc652-1x |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations

- Altera MegaCore<sup>®</sup> functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions
- NativeLink<sup>™</sup> integration with popular synthesis, simulation, and timing analysis tools
- Quartus II SignalTap<sup>®</sup> embedded logic analyzer simplifies in-system design evaluation by giving access to internal nodes during device operation
- Supports popular revision-control software packages including PVCS, Revision Control System (RCS), and Source Code Control System (SCCS)

 Table 4. APEX 20K QFP, BGA & PGA Package Options & I/O Count
 Notes (1), (2)

| Device     | 144-Pin<br>TQFP | 208-Pin<br>PQFP<br>RQFP | 240-Pin<br>PQFP<br>RQFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |
|------------|-----------------|-------------------------|-------------------------|-------------|-------------|-------------|
| EP20K30E   | 92              | 125                     |                         |             |             |             |
| EP20K60E   | 92              | 148                     | 151                     | 196         |             |             |
| EP20K100   | 101             | 159                     | 189                     | 252         |             |             |
| EP20K100E  | 92              | 151                     | 183                     | 246         |             |             |
| EP20K160E  | 88              | 143                     | 175                     | 271         |             |             |
| EP20K200   |                 | 144                     | 174                     | 277         |             |             |
| EP20K200E  |                 | 136                     | 168                     | 271         | 376         |             |
| EP20K300E  |                 |                         | 152                     |             | 408         |             |
| EP20K400   |                 |                         |                         |             | 502         | 502         |
| EP20K400E  |                 |                         |                         |             | 488         |             |
| EP20K600E  |                 |                         |                         |             | 488         |             |
| EP20K1000E |                 |                         |                         |             | 488         |             |
| EP20K1500E |                 |                         |                         |             | 488         |             |

APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

#### **MegaLAB Structure**

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.







#### Figure 14. APEX 20K Macrocell

For registered functions, each macrocell register can be programmed individually to implement D, T, JK, or SR operation with programmable clock control. The register can be bypassed for combinatorial operation. During design entry, the designer specifies the desired register type; the Quartus II software then selects the most efficient register operation for each registered function to optimize resource utilization. The Quartus II software or other synthesis tools can also select the most efficient register operation automatically when synthesizing HDL designs.

Each programmable register can be clocked by one of two ESB-wide clocks. The ESB-wide clocks can be generated from device dedicated clock pins, global signals, or local interconnect. Each clock also has an associated clock enable, generated from the local interconnect. The clock and clock enable signals are related for a particular ESB; any macrocell using a clock also uses the associated clock enable.

If both the rising and falling edges of a clock are used in an ESB, both ESB-wide clock signals are used.



#### Figure 22. ESB in Single-Port Mode Note (1)

#### Notes to Figure 22:

All registers can be asynchronously cleared by ESB local interconnect signals, global signals, or the chip-wide reset.
 APEX 20KE devices have four dedicated clocks.

#### **Content-Addressable Memory**

In APEX 20KE devices, the ESB can implement CAM. CAM can be thought of as the inverse of RAM. When read, RAM outputs the data for a given address. Conversely, CAM outputs an address for a given data word. For example, if the data FA12 is stored in address 14, the CAM outputs 14 when FA12 is driven into it.

CAM is used for high-speed search operations. When searching for data within a RAM block, the search is performed serially. Thus, finding a particular data word can take many cycles. CAM searches all addresses in parallel and outputs the address storing a particular word. When a match is found, a match flag is set high. Figure 23 shows the CAM block diagram.



#### Figure 25. APEX 20K Bidirectional I/O Registers Note (1)



#### **Altera Corporation**

#### Figure 26. APEX 20KE Bidirectional I/O Registers N





#### Notes to Figure 26:

- (1) This programmable delay has four settings: off and three levels of delay.
- (2) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used.

| Table 14. Multiplication Factor Combinations |           |  |  |  |  |
|----------------------------------------------|-----------|--|--|--|--|
| Clock 1 Clock 2                              |           |  |  |  |  |
| x1 x1                                        |           |  |  |  |  |
| ×1, ×2                                       | ×1, ×2 ×2 |  |  |  |  |
| ×1, ×2, ×4                                   | ×4        |  |  |  |  |

#### APEX 20KE ClockLock Feature

APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs.

The following sections describe some of the features offered by the APEX 20KE PLLs.

#### External PLL Feedback

The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM.

#### Clock Multiplication

The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$  or  $m/(n \times v)$ , where *m* and *k* range from 2 to 160, and *n* and *v* range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.



#### Figure 32. APEX 20K AC Test Conditions Note (1)

#### Note to Figure 32:

Power supply transients can affect AC measurements. Simultaneous transitions of (1) multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result.

## Operating **Conditions**

Tables 23 through 26 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V APEX 20K devices.

| Table 2            | J. AFEN ZUN J.U-V TUIETAII | it Device Adsolute maximum Ratings No          | )tes (1), (2) |      |      |
|--------------------|----------------------------|------------------------------------------------|---------------|------|------|
| Symbol             | Parameter                  | Conditions                                     | Min           | Max  | Unit |
| V <sub>CCINT</sub> | Supply voltage             | With respect to ground (3)                     | -0.5          | 3.6  | V    |
| V <sub>CCIO</sub>  |                            |                                                | -0.5          | 4.6  | V    |
| VI                 | DC input voltage           |                                                | -2.0          | 5.75 | V    |
| I <sub>OUT</sub>   | DC output current, per pin |                                                | -25           | 25   | mA   |
| T <sub>STG</sub>   | Storage temperature        | No bias                                        | -65           | 150  | °C   |
| T <sub>AMB</sub>   | Ambient temperature        | Under bias                                     | -65           | 135  | °C   |
| Т <sub>Ј</sub>     | Junction temperature       | PQFP, RQFP, TQFP, and BGA packages, under bias |               | 135  | °C   |
|                    |                            | Ceramic PGA packages, under bias               |               | 150  | °C   |

| Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings | Notes (1), (2) |
|-------------------------------------------------------------------|----------------|
|-------------------------------------------------------------------|----------------|

| Symbol             | Parameter                                              | Conditions         | Min              | Max               | Unit |
|--------------------|--------------------------------------------------------|--------------------|------------------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic<br>and input buffers | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation     | (4), (5)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation     | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| VI                 | Input voltage                                          | (3), (6)           | -0.5             | 5.75              | V    |
| Vo                 | Output voltage                                         |                    | 0                | V <sub>CCIO</sub> | V    |
| TJ                 | Junction temperature                                   | For commercial use | 0                | 85                | °C   |
|                    |                                                        | For industrial use | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                        |                    |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                        |                    |                  | 40                | ns   |

| Symbol          | Parameter                            | Conditions                                                                             | Min                                 | Тур | Max                        | Unit |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------|-----|----------------------------|------|
| V <sub>IH</sub> | High-level input voltage             |                                                                                        | 1.7, 0.5 × V <sub>CCIO</sub><br>(9) |     | 5.75                       | V    |
| V <sub>IL</sub> | Low-level input voltage              |                                                                                        | -0.5                                |     | $0.8, 0.3 \times V_{CCIO}$ | V    |
| V <sub>OH</sub> | 3.3-V high-level TTL output voltage  | I <sub>OH</sub> = -8 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                  | 2.4                                 |     |                            | V    |
|                 | 3.3-V high-level CMOS output voltage | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                | V <sub>CCIO</sub> - 0.2             |     |                            | V    |
|                 | 3.3-V high-level PCI output voltage  | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(10) | $0.9 \times V_{CCIO}$               |     |                            | V    |
|                 | 2.5-V high-level output voltage      | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                | 2.1                                 |     |                            | V    |
|                 |                                      | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                  | 2.0                                 |     |                            | V    |
|                 |                                      | I <sub>OH</sub> = –2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                  | 1.7                                 |     |                            | V    |

| Table 2            | 8. APEX 20KE Device Recommende                      | ed Operating Conditions |                  |                   |      |
|--------------------|-----------------------------------------------------|-------------------------|------------------|-------------------|------|
| Symbol             | Parameter                                           | Conditions              | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)                | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)                | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)                | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
|                    | Supply voltage for output buffers, 1.8-V operation  | (3), (4)                | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| VI                 | Input voltage                                       | (5), (6)                | -0.5             | 4.0               | V    |
| Vo                 | Output voltage                                      |                         | 0                | V <sub>CCIO</sub> | V    |
| ТJ                 | Junction temperature                                | For commercial use      | 0                | 85                | °C   |
|                    |                                                     | For industrial use      | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                         |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                         |                  | 40                | ns   |

| Symbol                   | Parameter                                                                 | Conditions                                                                           | Min                                  | Тур | Max                                  | Unit |
|--------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------|-----|--------------------------------------|------|
| V <sub>IH</sub>          | High-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                     |                                                                                      | 1.7, 0.5 × V <sub>CCIO</sub><br>(10) |     | 4.1                                  | V    |
| V <sub>IL</sub>          | Low-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                      |                                                                                      | -0.5                                 |     | 0.8, 0.3 × V <sub>CCIO</sub><br>(10) | V    |
| V <sub>OH</sub>          | 3.3-V high-level LVTTL output voltage                                     | I <sub>OH</sub> = -12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(11)</i>               | 2.4                                  |     |                                      | ۷    |
| voltage<br>3.3-V high-le |                                                                           | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(11)</i>              | V <sub>CCIO</sub> – 0.2              |     |                                      | V    |
|                          | 3.3-V high-level PCI output voltage                                       | I <sub>OH</sub> = -0.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>( <i>11</i> ) | $0.9 	imes V_{CCIO}$                 |     |                                      | V    |
|                          | 2.5-V high-level output voltage                                           | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                     | 2.1                                  |     |                                      | V    |
|                          |                                                                           | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(11)</i>                | 2.0                                  |     |                                      | ۷    |
|                          |                                                                           | I <sub>OH</sub> = -2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(11)</i>                | 1.7                                  |     |                                      | v    |
| V <sub>OL</sub>          | 3.3-V low-level LVTTL output<br>voltage                                   | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(12)</i>                |                                      |     | 0.4                                  | V    |
|                          | 3.3-V low-level LVCMOS output voltage                                     | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V ( <i>12</i> )             |                                      |     | 0.2                                  | V    |
|                          | 3.3-V low-level PCI output voltage                                        | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>( <i>12</i> )  |                                      |     | $0.1 \times V_{CCIO}$                | V    |
|                          | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>               |                                      |     | 0.2                                  | V    |
|                          |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>                 |                                      |     | 0.4                                  | V    |
|                          |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>                 |                                      |     | 0.7                                  | V    |
| l <sub>l</sub>           | Input pin leakage current                                                 | V <sub>I</sub> = 4.1 to -0.5 V (13)                                                  | -10                                  |     | 10                                   | μA   |
| I <sub>OZ</sub>          | Tri-stated I/O pin leakage current                                        | V <sub>O</sub> = 4.1 to -0.5 V (13)                                                  | -10                                  |     | 10                                   | μΑ   |
| I <sub>CC0</sub>         | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | V <sub>I</sub> = ground, no load, no<br>toggling inputs, -1 speed<br>grade           |                                      | 10  |                                      | mA   |
|                          |                                                                           | V <sub>1</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades      |                                      | 5   |                                      | mA   |
| R <sub>CONF</sub>        | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (14)                                                       | 20                                   |     | 50                                   | kΩ   |
|                          | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (14)                                                     | 30                                   |     | 80                                   | kΩ   |
|                          |                                                                           | V <sub>CCIO</sub> = 1.71 V (14)                                                      | 60                                   |     | 150                                  | kΩ   |

P

For DC Operating Specifications on APEX 20KE I/O standards, please refer to *Application Note 117 (Using Selectable I/O Standards in Altera Devices).* 

| Table 30.        | Table 30. APEX 20KE Device Capacitance       Note (15) |                                     |     |     |      |  |  |
|------------------|--------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|
| Symbol           | Parameter                                              | Conditions                          | Min | Max | Unit |  |  |
| C <sub>IN</sub>  | Input capacitance                                      | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |
| CINCLK           | Input capacitance on<br>dedicated clock pin            | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |
| C <sub>OUT</sub> | Output capacitance                                     | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |

#### Notes to Tables 27 through 30:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to the voltage shown in the following table based on input duty cycle for input currents less than 100 mA. The overshoot is dependent upon duty cycle of the signal. The DC case is equivalent to 100% duty cycle.

| Vin  | Max. Duty Cycle |
|------|-----------------|
| 4.0V | 100% (DC)       |
| 4.1  | 90%             |

- 4.2 50%
- 4.3 30%
- 4.4 17%
- 4.5 10%
- (6) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (7) Typical values are for  $T_A = 25^\circ$  C,  $V_{CCINT} = 1.8$  V, and  $V_{CCIO} = 1.8$  V, 2.5 V or 3.3 V.
- (8) These values are specified under the APEX 20KE device recommended operating conditions, shown in Table 24 on page 60.
- (9) Refer to Application Note 117 (Using Selectable I/O Standards in Altera Devices) for the V<sub>IH</sub>, V<sub>IL</sub>, V<sub>OH</sub>, V<sub>OL</sub>, and I<sub>I</sub> parameters when VCCIO = 1.8 V.
- (10) The APEX 20KE input buffers are compatible with 1.8-V, 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant. Input buffers also meet specifications for GTL+, CTT, AGP, SSTL-2, SSTL-3, and HSTL.
- (11) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (12) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (13) This value is specified for normal device operation. The value may vary during power-up.
- (14) Pin pull-up resistance values will be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (15) Capacitance is sample-tested only.

Figure 33 shows the relationship between  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  for 3.3-V PCI compliance on APEX 20K devices.



Figure 34 shows the typical output drive characteristics of APEX 20K devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compatible with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). 5-V tolerant APEX 20K devices in the -1 speed grade are 5-V PCI compliant over all operating conditions.







**Altera Corporation** 

Tables 40 through 42 show the  $f_{MAX}$  timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol                  | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |    |
|-------------------------|----------------|-----|---------|----------------|-----|----------------|----|
|                         | Min            | Max | Min     | Max            | Min | Max            |    |
| t <sub>SU</sub>         | 0.5            |     | 0.6     |                | 0.8 |                | ns |
| t <sub>H</sub>          | 0.7            |     | 0.8     |                | 1.0 |                | ns |
| t <sub>CO</sub>         |                | 0.3 |         | 0.4            |     | 0.5            | ns |
| t <sub>lut</sub>        |                | 0.8 |         | 1.0            |     | 1.3            | ns |
| t <sub>ESBRC</sub>      |                | 1.7 |         | 2.1            |     | 2.4            | ns |
| t <sub>ESBWC</sub>      |                | 5.7 |         | 6.9            |     | 8.1            | ns |
| t <sub>ESBWESU</sub>    | 3.3            |     | 3.9     |                | 4.6 |                | ns |
| t <sub>ESBDATASU</sub>  | 2.2            |     | 2.7     |                | 3.1 |                | ns |
| t <sub>ESBDATAH</sub>   | 0.6            |     | 0.8     |                | 0.9 |                | ns |
| t <sub>ESBADDRSU</sub>  | 2.4            |     | 2.9     |                | 3.3 |                | ns |
| t <sub>ESBDATACO1</sub> |                | 1.3 |         | 1.6            |     | 1.8            | ns |
| t <sub>ESBDATACO2</sub> |                | 2.6 |         | 3.1            |     | 3.6            | ns |
| t <sub>ESBDD</sub>      |                | 2.5 |         | 3.3            |     | 3.6            | ns |
| t <sub>PD</sub>         |                | 2.5 |         | 3.0            |     | 3.6            | ns |
| <b>TERMSU</b>           | 2.3            |     | 2.6     |                | 3.2 |                | ns |
| t <sub>PTERMCO</sub>    |                | 1.5 |         | 1.8            |     | 2.1            | ns |
| t <sub>F1-4</sub>       |                | 0.5 |         | 0.6            |     | 0.7            | ns |
| t <sub>F5-20</sub>      |                | 1.6 |         | 1.7            |     | 1.8            | ns |
| t <sub>F20+</sub>       |                | 2.2 |         | 2.2            |     | 2.3            | ns |
| t <sub>CH</sub>         | 2.0            |     | 2.5     |                | 3.0 |                | ns |
| t <sub>CL</sub>         | 2.0            |     | 2.5     |                | 3.0 |                | ns |
| t <sub>CLRP</sub>       | 0.3            |     | 0.4     |                | 0.4 |                | ns |
| t <sub>PREP</sub>       | 0.5            |     | 0.5     |                | 0.5 |                | ns |
| t <sub>ESBCH</sub>      | 2.0            |     | 2.5     |                | 3.0 |                | ns |
| t <sub>ESBCL</sub>      | 2.0            |     | 2.5     |                | 3.0 |                | ns |
| t <sub>ESBWP</sub>      | 1.6            |     | 1.9     |                | 2.2 |                | ns |
| t <sub>ESBRP</sub>      | 1.0            |     | 1.3     |                | 1.4 |                | ns |

| Symbol                  | -1   |      | -2   |      | -3   |      | Unit |
|-------------------------|------|------|------|------|------|------|------|
|                         | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>ESBARC</sub>     |      | 1.83 |      | 2.57 |      | 3.79 | ns   |
| t <sub>ESBSRC</sub>     |      | 2.46 |      | 3.26 |      | 4.61 | ns   |
| t <sub>ESBAWC</sub>     |      | 3.50 |      | 4.90 |      | 7.23 | ns   |
| t <sub>ESBSWC</sub>     |      | 3.77 |      | 4.90 |      | 6.79 | ns   |
| t <sub>ESBWASU</sub>    | 1.59 |      | 2.23 |      | 3.29 |      | ns   |
| t <sub>ESBWAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBWDSU</sub>    | 1.75 |      | 2.46 |      | 3.62 |      | ns   |
| t <sub>ESBWDH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBRASU</sub>    | 1.76 |      | 2.47 |      | 3.64 |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBWESU</sub>    | 1.68 |      | 2.49 |      | 3.87 |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBDATASU</sub>  | 0.08 |      | 0.43 |      | 1.04 |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13 |      | 0.13 |      | 0.13 |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.29 |      | 0.72 |      | 1.46 |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.36 |      | 0.81 |      | 1.58 |      | ns   |
| t <sub>ESBDATACO1</sub> |      | 1.06 |      | 1.24 |      | 1.55 | ns   |
| t <sub>ESBDATACO2</sub> |      | 2.39 |      | 3.35 |      | 4.94 | ns   |
| t <sub>ESBDD</sub>      |      | 3.50 |      | 4.90 |      | 7.23 | ns   |
| t <sub>PD</sub>         |      | 1.72 |      | 2.41 |      | 3.56 | ns   |
| t <sub>PTERMSU</sub>    | 0.99 |      | 1.56 |      | 2.55 |      | ns   |
| t <sub>PTERMCO</sub>    |      | 1.07 |      | 1.26 |      | 1.08 | ns   |

#### APEX 20K Programmable Logic Device Family Data Sheet

| Table 99. EP20K1000E f <sub>MAX</sub> Routing Delays |         |         |        |          |         |      |    |  |  |
|------------------------------------------------------|---------|---------|--------|----------|---------|------|----|--|--|
| Symbol                                               | -1 Spee | d Grade | -2 Spe | ed Grade | -3 Spee | Unit |    |  |  |
|                                                      | Min     | Max     | Min    | Max      | Min     | Max  |    |  |  |
| t <sub>F1-4</sub>                                    |         | 0.27    |        | 0.27     |         | 0.27 | ns |  |  |
| t <sub>F5-20</sub>                                   |         | 1.45    |        | 1.63     |         | 1.75 | ns |  |  |
| t <sub>F20+</sub>                                    |         | 4.15    |        | 4.33     |         | 4.97 | ns |  |  |

| Symbol             | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade |     | Unit |
|--------------------|---------|---------|---------|---------|----------------|-----|------|
|                    | Min     | Max     | Min     | Max     | Min            | Max |      |
| t <sub>CH</sub>    | 1.25    |         | 1.43    |         | 1.67           |     | ns   |
| t <sub>CL</sub>    | 1.25    |         | 1.43    |         | 1.67           |     | ns   |
| t <sub>CLRP</sub>  | 0.20    |         | 0.20    |         | 0.20           |     | ns   |
| t <sub>PREP</sub>  | 0.20    |         | 0.20    |         | 0.20           |     | ns   |
| t <sub>ESBCH</sub> | 1.25    |         | 1.43    |         | 1.67           |     | ns   |
| t <sub>ESBCL</sub> | 1.25    |         | 1.43    |         | 1.67           |     | ns   |
| t <sub>ESBWP</sub> | 1.28    |         | 1.51    |         | 1.65           |     | ns   |
| t <sub>ESBRP</sub> | 1.11    |         | 1.29    |         | 1.41           |     | ns   |

| Table 101. EP20K1000E External Timing Parameters |         |         |         |          |                |      |      |  |
|--------------------------------------------------|---------|---------|---------|----------|----------------|------|------|--|
| Symbol                                           | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Speed Grade |      | Unit |  |
|                                                  | Min     | Max     | Min     | Max      | Min            | Max  |      |  |
| t <sub>INSU</sub>                                | 2.70    |         | 2.84    |          | 2.97           |      | ns   |  |
| t <sub>INH</sub>                                 | 0.00    |         | 0.00    |          | 0.00           |      | ns   |  |
| t <sub>outco</sub>                               | 2.00    | 5.75    | 2.00    | 6.33     | 2.00           | 6.90 | ns   |  |
| t <sub>INSUPLL</sub>                             | 1.64    |         | 2.09    |          | -              |      | ns   |  |
| t <sub>INHPLL</sub>                              | 0.00    |         | 0.00    |          | -              |      | ns   |  |
| t <sub>outcopll</sub>                            | 0.50    | 2.25    | 0.50    | 2.99     | -              | -    | ns   |  |

| Symbol             | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade |     | Unit |
|--------------------|---------|---------|---------|---------|----------------|-----|------|
|                    | Min     | Max     | Min     | Max     | Min            | Мах | 1    |
| t <sub>CH</sub>    | 1.25    |         | 1.43    |         | 1.67           |     | ns   |
| t <sub>CL</sub>    | 1.25    |         | 1.43    |         | 1.67           |     | ns   |
| t <sub>CLRP</sub>  | 0.20    |         | 0.20    |         | 0.20           |     | ns   |
| t <sub>PREP</sub>  | 0.20    |         | 0.20    |         | 0.20           |     | ns   |
| t <sub>ESBCH</sub> | 1.25    |         | 1.43    |         | 1.67           |     | ns   |
| t <sub>ESBCL</sub> | 1.25    |         | 1.43    |         | 1.67           |     | ns   |
| t <sub>ESBWP</sub> | 1.28    |         | 1.51    |         | 1.65           |     | ns   |
| t <sub>ESBRP</sub> | 1.11    |         | 1.29    |         | 1.41           |     | ns   |

| Table 107. EP20K1500E External Timing Parameters |         |         |         |          |                |      |      |  |
|--------------------------------------------------|---------|---------|---------|----------|----------------|------|------|--|
| Symbol                                           | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Speed Grade |      | Unit |  |
|                                                  | Min     | Max     | Min     | Max      | Min            | Max  | 1    |  |
| tINSU                                            | 3.09    |         | 3.30    |          | 3.58           |      | ns   |  |
| t <sub>INH</sub>                                 | 0.00    |         | 0.00    |          | 0.00           |      | ns   |  |
| t <sub>outco</sub>                               | 2.00    | 6.18    | 2.00    | 6.81     | 2.00           | 7.36 | ns   |  |
| tINSUPLL                                         | 1.94    |         | 2.08    |          | -              |      | ns   |  |
| t <sub>INHPLL</sub>                              | 0.00    |         | 0.00    |          | -              |      | ns   |  |
| t <sub>outcopll</sub>                            | 0.50    | 2.67    | 0.50    | 2.99     | -              | -    | ns   |  |

# Revision History

The information contained in the *APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 supersedes information published in previous versions.

### Version 5.1

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 contains the following changes:

- In version 5.0, the VI input voltage spec was updated in Table 28 on page 63.
- In version 5.0, *Note* (5) to Tables 27 through 30 was revised.
- Added *Note* (2) to Figure 21 on page 33.

#### Version 5.0

*APEX 20K Programmable Logic Device Family Data Sheet* version 5.0 contains the following changes:

- Updated Tables 23 through 26. Removed 2.5-V operating condition tables because all APEX 20K devices are now 5.0-V tolerant.
- Updated conditions in Tables 33, 38 and 39.
- Updated data for t<sub>ESBDATAH</sub> parameter.

#### Version 4.3

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.3 contains the following changes:

- Updated Figure 20.
- Updated *Note* (2) to Table 13.
- Updated notes to Tables 27 through 30.

#### Version 4.2

*APEX 20K Programmable Logic Device Family Data Sheet* version 4.2 contains the following changes:

- Updated Figure 29.
- Updated *Note* (1) to Figure 29.

#### Version 4.1

APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes:

- *t*<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104.
- Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation