



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 832                                                           |
| Number of Logic Elements/Cells | 8320                                                          |
| Total RAM Bits                 | 106496                                                        |
| Number of I/O                  | 376                                                           |
| Number of Gates                | 526000                                                        |
| Voltage - Supply               | 1.71V ~ 1.89V                                                 |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                               |
| Package / Case                 | 484-BBGA                                                      |
| Supplier Device Package        | 484-FBGA (23x23)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k200efc484-2xn |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible clock management circuitry with up to four phase-locked loops (PLLs)
  - Built-in low-skew clock tree
  - Up to eight global clock signals
  - ClockLock<sup>®</sup> feature reducing clock delay and skew
  - ClockBoost<sup>®</sup> feature providing clock multiplication and division
  - ClockShift™ programmable clock phase and delay shifting

#### Powerful I/O features

- Compliant with peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
- Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.)
- Bidirectional I/O performance ( $t_{CO} + t_{SU}$ ) up to 250 MHz
- LVDS performance up to 840 Mbits per channel
- Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic
- MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
- Programmable clamp to V<sub>CCIO</sub>
- Individual tri-state output enable control for each pin
- Programmable output slew-rate control to reduce switching noise
- Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I)
- Pull-up on I/O pins before and during configuration

#### Advanced interconnect structure

- Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays
- Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
- Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
- Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect

#### Advanced packaging options

- Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7)
- FineLine BGA® packages maximize board space efficiency

#### Advanced software support

 Software design support and automatic place-and-route provided by the Altera® Quartus® II development system for

- Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations
- Altera MegaCore® functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions
- NativeLink<sup>TM</sup> integration with popular synthesis, simulation, and timing analysis tools
- Quartus II SignalTap<sup>®</sup> embedded logic analyzer simplifies in-system design evaluation by giving access to internal nodes during device operation
- Supports popular revision-control software packages including PVCS, Revision Control System (RCS), and Source Code Control System (SCCS)

| Device     | 144-Pin<br>TQFP | 208-Pin<br>PQFP<br>RQFP | 240-Pin<br>PQFP<br>RQFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |
|------------|-----------------|-------------------------|-------------------------|-------------|-------------|-------------|
| EP20K30E   | 92              | 125                     |                         |             |             |             |
| EP20K60E   | 92              | 148                     | 151                     | 196         |             |             |
| EP20K100   | 101             | 159                     | 189                     | 252         |             |             |
| EP20K100E  | 92              | 151                     | 183                     | 246         |             |             |
| EP20K160E  | 88              | 143                     | 175                     | 271         |             |             |
| EP20K200   |                 | 144                     | 174                     | 277         |             |             |
| EP20K200E  |                 | 136                     | 168                     | 271         | 376         |             |
| EP20K300E  |                 |                         | 152                     |             | 408         |             |
| EP20K400   |                 |                         |                         |             | 502         | 502         |
| EP20K400E  |                 |                         |                         |             | 488         |             |
| EP20K600E  |                 |                         |                         |             | 488         |             |
| EP20K1000E |                 |                         |                         |             | 488         |             |
| EP20K1500E |                 |                         |                         |             | 488         |             |

# Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



Altera Corporation 9

# **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB.

APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.





Altera Corporation 11

can drive two local interconnect areas.

Select Vertical I/O Pins IOE IOE FastRow Interconnect IOE IOE Drive Local Interconnect FastRow Drives Local Interconnect and FastRow Interconnect in Two MegaLAB Structures Interconnect Local Interconnect LEs MegaLAB MegaLAB *LABs* 

Figure 12. APEX 20KE FastRow Interconnect

Table 9 summarizes how various elements of the APEX 20K architecture drive each other.

#### Read/Write Clock Mode

The read/write clock mode contains two clocks. One clock controls all registers associated with writing: data input, WE, and write address. The other clock controls all registers associated with reading: read enable (RE), read address, and data output. The ESB also supports clock enable and asynchronous clear signals; these signals also control the read and write registers independently. Read/write clock mode is commonly used for applications where reads and writes occur at different system frequencies. Figure 20 shows the ESB in read/write clock mode.



Figure 20. ESB in Read/Write Clock Mode Note (1)

Notes to Figure 20:

(1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset.

(2) APEX 20KE devices have four dedicated clocks.



Figure 22. ESB in Single-Port Mode Note (1)

Notes to Figure 22:

- (1) All registers can be asynchronously cleared by ESB local interconnect signals, global signals, or the chip-wide reset.
- (2) APEX 20KE devices have four dedicated clocks.

## **Content-Addressable Memory**

In APEX 20KE devices, the ESB can implement CAM. CAM can be thought of as the inverse of RAM. When read, RAM outputs the data for a given address. Conversely, CAM outputs an address for a given data word. For example, if the data FA12 is stored in address 14, the CAM outputs 14 when FA12 is driven into it.

CAM is used for high-speed search operations. When searching for data within a RAM block, the search is performed serially. Thus, finding a particular data word can take many cycles. CAM searches all addresses in parallel and outputs the address storing a particular word. When a match is found, a match flag is set high. Figure 23 shows the CAM block diagram.

APEX 20KE devices include an enhanced IOE, which drives the FastRow interconnect. The FastRow interconnect connects a column I/O pin directly to the LAB local interconnect within two MegaLAB structures. This feature provides fast setup times for pins that drive high fan-outs with complex logic, such as PCI designs. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The APEX 20KE IOE also includes direct support for open-drain operation, giving faster clock-to-output for open-drain signals. Some programmable delays in the APEX 20KE IOE offer multiple levels of delay to fine-tune setup and hold time requirements. The Quartus II software compiler can set these delays automatically to minimize setup time while providing a zero hold time.

Table 11 describes the APEX 20KE programmable delays and their logic options in the Quartus II software.

| Table 11. APEX 20KE Programmable Delay Chains |                                         |  |  |
|-----------------------------------------------|-----------------------------------------|--|--|
| Programmable Delays                           | Quartus II Logic Option                 |  |  |
| Input Pin to Core Delay                       | Decrease input delay to internal cells  |  |  |
| Input Pin to Input Register Delay             | Decrease input delay to input registers |  |  |
| Core to Output Register Delay                 | Decrease input delay to output register |  |  |
| Output Register t <sub>CO</sub> Delay         | Increase delay to output pin            |  |  |
| Clock Enable Delay                            | Increase clock enable delay             |  |  |

The register in the APEX 20KE IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, an asynchronous preset can control the register. Figure 26 shows how fast bidirectional I/O pins are implemented in APEX 20KE devices. This feature is useful for cases where the APEX 20KE device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used.

| Table 14. Multiplication Factor Combinations |         |  |
|----------------------------------------------|---------|--|
| Clock 1                                      | Clock 2 |  |
| ×1                                           | ×1      |  |
| ×1,×2                                        | ×2      |  |
| ×1, ×2, ×4                                   | ×4      |  |

#### **APEX 20KE ClockLock Feature**

APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs.

The following sections describe some of the features offered by the APEX 20KE PLLs.

#### External PLL Feedback

The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM.

#### Clock Multiplication

The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$  or  $m/(n \times v)$ , where m and k range from 2 to 160, and n and v range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.



Figure 30. Specifications for the Incoming & Generated Clocks Note (1)

*Note to Figure 30:* 

(1) The tl parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period.

Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices.

| Symbol                | Parameter                                                                                                                | Min | Max        | Unit |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------|-----|------------|------|
| f <sub>OUT</sub>      | Output frequency                                                                                                         | 25  | 180        | MHz  |
| f <sub>CLK1</sub> (1) | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                  | 25  | 180 (1)    | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                  | 16  | 90         | MHz  |
| f <sub>CLK4</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                  | 10  | 48         | MHz  |
| <sup>t</sup> OUTDUTY  | Duty cycle for ClockLock/ClockBoost-generated clock                                                                      | 40  | 60         | %    |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals 1) (2) |     | 25,000 (3) | PPM  |
| t <sub>R</sub>        | Input rise time                                                                                                          |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                                                                          |     | 5          | ns   |
| t <sub>LOCK</sub>     | Time required for ClockLock/ClockBoost to acquire lock (4)                                                               |     | 10         | μs   |

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 2 of 2) |                                                                  |     |     |      |
|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----|-----|------|
| Symbol                                                                                        | Parameter                                                        | Min | Max | Unit |
| t <sub>SKEW</sub>                                                                             | Skew delay between related ClockLock/ClockBoost-generated clocks |     | 500 | ps   |
| t <sub>JITTER</sub>                                                                           | Jitter on ClockLock/ClockBoost-generated clock (5)               |     | 200 | ps   |
| t <sub>INCLKSTB</sub>                                                                         | Input clock stability (measured between adjacent clocks)         |     | 50  | ps   |

#### Notes to Table 15:

- (1) The PLL input frequency range for the EP20K100-1X device for 1x multiplication is 25 MHz to 175 MHz.
- (2) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured first. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the lock time is less than the configuration time.
- (4) The jitter specification is measured under long-term observation.
- (5) If the input clock stability is 100 ps,  $t_{JITTER}$  is 250 ps.

Table 16 summarizes the APEX 20K ClockLock and ClockBoost parameters for -2 speed grade devices.

| Symbol                | Parameter                                                                                                                  | Min | Max        | Unit |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|------|
| f <sub>OUT</sub>      | Output frequency                                                                                                           | 25  | 170        | MHz  |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                    | 25  | 170        | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                    | 16  | 80         | MHz  |
| f <sub>CLK4</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                    | 10  | 34         | MHz  |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock/ClockBoost-generated clock                                                                        | 40  | 60         | %    |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals one) (1) |     | 25,000 (2) | PPM  |
| t <sub>R</sub>        | Input rise time                                                                                                            |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                                                                            |     | 5          | ns   |
| t <sub>LOCK</sub>     | Time required for ClockLock/ ClockBoost to acquire lock (3)                                                                |     | 10         | μѕ   |
| t <sub>SKEW</sub>     | Skew delay between related ClockLock/ ClockBoost-generated clock                                                           | 500 | 500        | ps   |
| t <sub>JITTER</sub>   | Jitter on ClockLock/ ClockBoost-generated clock (4)                                                                        |     | 200        | ps   |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                                                                   |     | 50         | ps   |

| Table 2            | Table 26. APEX 20K 5.0-V Tolerant Device CapacitanceNotes (2), (14) |                                     |  |    |    |  |
|--------------------|---------------------------------------------------------------------|-------------------------------------|--|----|----|--|
| Symbol             | mbol Parameter Conditions Min Max                                   |                                     |  |    |    |  |
| C <sub>IN</sub>    | Input capacitance                                                   | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8  | pF |  |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin                            | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 12 | pF |  |
| C <sub>OUT</sub>   | Output capacitance                                                  | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8  | pF |  |

#### Notes to Tables 23 through 26:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) All APEX 20K devices are 5.0-V tolerant.
- (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (4) Numbers in parentheses are for industrial-temperature-range devices.
- (5) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (6) All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (7) Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  or 3.3 V.
- (8) These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on page 62.
- (9) The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 33 on page 68.
- (10) The I<sub>OH</sub> parameter refers to high-level TTL, PCI or CMOS output current.
- (11) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (12) This value is specified for normal device operation. The value may vary during power-up.
- (13) Pin pull-up resistance values will be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (14) Capacitance is sample-tested only.

Tables 27 through 30 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KE devices.

| Table 2            | Table 27. APEX 20KE Device Absolute Maximum Ratings         Note (1) |                                                |      |     |      |  |
|--------------------|----------------------------------------------------------------------|------------------------------------------------|------|-----|------|--|
| Symbol             | Parameter                                                            | Conditions                                     | Min  | Max | Unit |  |
| V <sub>CCINT</sub> | Supply voltage                                                       | With respect to ground (2)                     | -0.5 | 2.5 | ٧    |  |
| $V_{CCIO}$         |                                                                      |                                                | -0.5 | 4.6 | ٧    |  |
| VI                 | DC input voltage                                                     |                                                | -0.5 | 4.6 | ٧    |  |
| I <sub>OUT</sub>   | DC output current, per pin                                           |                                                | -25  | 25  | mA   |  |
| T <sub>STG</sub>   | Storage temperature                                                  | No bias                                        | -65  | 150 | °C   |  |
| T <sub>AMB</sub>   | Ambient temperature                                                  | Under bias                                     | -65  | 135 | ° C  |  |
| TJ                 | Junction temperature                                                 | PQFP, RQFP, TQFP, and BGA packages, under bias |      | 135 | ° C  |  |
|                    |                                                                      | Ceramic PGA packages, under bias               |      | 150 | °C   |  |

Figures 38 and 39 show the asynchronous and synchronous timing waveforms, respectively, for the ESB macroparameters in Table 31.

Figure 38. ESB Asynchronous Timing Waveforms





#### **ESB Asynchronous Write**



#### Figure 39. ESB Synchronous Timing Waveforms

#### **ESB Synchronous Read**



#### ESB Synchronous Write (ESB Output Registers Used)



Figure 40 shows the timing model for bidirectional I/O pin timing.

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 2 of 2) |                                                    |  |  |
|---------------------------------------------------------------------|----------------------------------------------------|--|--|
| Symbol                                                              | Parameter                                          |  |  |
| t <sub>ESBDATACO2</sub>                                             | ESB clock-to-output delay without output registers |  |  |
| t <sub>ESBDD</sub>                                                  | ESB data-in to data-out delay for RAM mode         |  |  |
| t <sub>PD</sub>                                                     | ESB macrocell input to non-registered output       |  |  |
| t <sub>PTERMSU</sub>                                                | ESB macrocell register setup time before clock     |  |  |
| t <sub>PTERMCO</sub>                                                | ESB macrocell register clock-to-output delay       |  |  |
| t <sub>F1-4</sub>                                                   | Fanout delay using local interconnect              |  |  |
| t <sub>F5-20</sub>                                                  | Fanout delay using MegaLab Interconnect            |  |  |
| t <sub>F20+</sub>                                                   | Fanout delay using FastTrack Interconnect          |  |  |
| t <sub>CH</sub>                                                     | Minimum clock high time from clock pin             |  |  |
| t <sub>CL</sub>                                                     | Minimum clock low time from clock pin              |  |  |
| t <sub>CLRP</sub>                                                   | LE clear pulse width                               |  |  |
| t <sub>PREP</sub>                                                   | LE preset pulse width                              |  |  |
| t <sub>ESBCH</sub>                                                  | Clock high time                                    |  |  |
| t <sub>ESBCL</sub>                                                  | Clock low time                                     |  |  |
| t <sub>ESBWP</sub>                                                  | Write pulse width                                  |  |  |
| t <sub>ESBRP</sub>                                                  | Read pulse width                                   |  |  |

Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20K External Timing Parameters   Note (1) |                                                         |  |  |  |
|----------------------------------------------------------|---------------------------------------------------------|--|--|--|
| Symbol                                                   | Clock Parameter                                         |  |  |  |
| t <sub>INSU</sub>                                        | Setup time with global clock at IOE register            |  |  |  |
| t <sub>INH</sub>                                         | Hold time with global clock at IOE register             |  |  |  |
| t <sub>OUTCO</sub>                                       | Clock-to-output delay with global clock at IOE register |  |  |  |

| Table 33. APEX 20K External Bidirectional Timing Parameters         Note (1) |                                                                                            |            |  |  |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--|
| Symbol                                                                       | Parameter                                                                                  | Conditions |  |  |
| t <sub>INSUBIDIR</sub>                                                       | Setup time for bidirectional pins with global clock at same-row or same-column LE register |            |  |  |
| t <sub>INHBIDIR</sub>                                                        | Hold time for bidirectional pins with global clock at same-row or same-column LE register  |            |  |  |
| <sup>t</sup> OUTCOBIDIR                                                      | Clock-to-output delay for bidirectional pins with global clock at IOE register             | C1 = 10 pF |  |  |
| t <sub>XZBIDIR</sub>                                                         | Synchronous IOE output buffer disable delay                                                | C1 = 10 pF |  |  |
| t <sub>ZXBIDIR</sub>                                                         | Synchronous IOE output buffer enable delay, slow slew rate = off                           | C1 = 10 pF |  |  |

| Symbol                  | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |     | Units |  |
|-------------------------|---------|---------|----------------|-----|----------------|-----|-------|--|
|                         | Min     | Max     | Min            | Max | Min            | Max |       |  |
| t <sub>SU</sub>         | 0.1     |         | 0.3            |     | 0.6            |     | ns    |  |
| t <sub>H</sub>          | 0.5     |         | 0.8            |     | 0.9            |     | ns    |  |
| t <sub>co</sub>         |         | 0.1     |                | 0.4 |                | 0.6 | ns    |  |
| t <sub>LUT</sub>        |         | 1.0     |                | 1.2 |                | 1.4 | ns    |  |
| t <sub>ESBRC</sub>      |         | 1.7     |                | 2.1 |                | 2.4 | ns    |  |
| t <sub>ESBWC</sub>      |         | 5.7     |                | 6.9 |                | 8.1 | ns    |  |
| t <sub>ESBWESU</sub>    | 3.3     |         | 3.9            |     | 4.6            |     | ns    |  |
| t <sub>ESBDATASU</sub>  | 2.2     |         | 2.7            |     | 3.1            |     | ns    |  |
| t <sub>ESBDATAH</sub>   | 0.6     |         | 0.8            |     | 0.9            |     | ns    |  |
| t <sub>ESBADDRSU</sub>  | 2.4     |         | 2.9            |     | 3.3            |     | ns    |  |
| t <sub>ESBDATACO1</sub> |         | 1.3     |                | 1.6 |                | 1.8 | ns    |  |
| t <sub>ESBDATACO2</sub> |         | 2.5     |                | 3.1 |                | 3.6 | ns    |  |
| t <sub>ESBDD</sub>      |         | 2.5     |                | 3.3 |                | 3.6 | ns    |  |
| t <sub>PD</sub>         |         | 2.5     |                | 3.1 |                | 3.6 | ns    |  |
| t <sub>PTERMSU</sub>    | 1.7     |         | 2.1            |     | 2.4            |     | ns    |  |
| t <sub>PTERMCO</sub>    |         | 1.0     |                | 1.2 |                | 1.4 | ns    |  |
| t <sub>F1-4</sub>       |         | 0.4     |                | 0.5 |                | 0.6 | ns    |  |
| t <sub>F5-20</sub>      |         | 2.6     |                | 2.8 |                | 2.9 | ns    |  |
| t <sub>F20+</sub>       |         | 3.7     |                | 3.8 |                | 3.9 | ns    |  |
| t <sub>CH</sub>         | 2.0     |         | 2.5            |     | 3.0            |     | ns    |  |
| t <sub>CL</sub>         | 2.0     |         | 2.5            |     | 3.0            |     | ns    |  |
| t <sub>CLRP</sub>       | 0.5     |         | 0.6            |     | 0.8            |     | ns    |  |
| t <sub>PREP</sub>       | 0.5     |         | 0.5            |     | 0.5            |     | ns    |  |
| t <sub>ESBCH</sub>      | 2.0     |         | 2.5            |     | 3.0            |     | ns    |  |
| t <sub>ESBCL</sub>      | 2.0     |         | 2.5            |     | 3.0            |     | ns    |  |
| t <sub>ESBWP</sub>      | 1.5     |         | 1.9            |     | 2.2            |     | ns    |  |
| t <sub>ESBRP</sub>      | 1.0     |         | 1.2            |     | 1.4            |     | ns    |  |

Tables 43 through 48 show the I/O external and external bidirectional timing parameter values for EP20K100, EP20K200, and EP20K400 APEX 20K devices.

| Symbol                  | -1 Speed Grade |      | -2 Speed Grade |      | -3 Spee | Unit |    |
|-------------------------|----------------|------|----------------|------|---------|------|----|
|                         | Min            | Max  | Min            | Max  | Min     | Max  |    |
| t <sub>ESBARC</sub>     |                | 1.67 |                | 1.91 |         | 1.99 | ns |
| t <sub>ESBSRC</sub>     |                | 2.30 |                | 2.66 |         | 2.93 | ns |
| t <sub>ESBAWC</sub>     |                | 3.09 |                | 3.58 |         | 3.99 | ns |
| t <sub>ESBSWC</sub>     |                | 3.01 |                | 3.65 |         | 4.05 | ns |
| t <sub>ESBWASU</sub>    | 0.54           |      | 0.63           |      | 0.65    |      | ns |
| t <sub>ESBWAH</sub>     | 0.36           |      | 0.43           |      | 0.42    |      | ns |
| t <sub>ESBWDSU</sub>    | 0.69           |      | 0.77           |      | 0.84    |      | ns |
| t <sub>ESBWDH</sub>     | 0.36           |      | 0.43           |      | 0.42    |      | ns |
| t <sub>ESBRASU</sub>    | 1.61           |      | 1.77           |      | 1.86    |      | ns |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.00           |      | 0.01    |      | ns |
| t <sub>ESBWESU</sub>    | 1.35           |      | 1.47           |      | 1.61    |      | ns |
| t <sub>ESBWEH</sub>     | 0.00           |      | 0.00           |      | 0.00    |      | ns |
| t <sub>ESBDATASU</sub>  | -0.18          |      | -0.30          |      | -0.27   |      | ns |
| t <sub>ESBDATAH</sub>   | 0.13           |      | 0.13           |      | 0.13    |      | ns |
| t <sub>ESBWADDRSU</sub> | -0.02          |      | -0.11          |      | -0.03   |      | ns |
| t <sub>ESBRADDRSU</sub> | 0.06           |      | -0.01          |      | -0.05   |      | ns |
| t <sub>ESBDATACO1</sub> |                | 1.16 |                | 1.40 |         | 1.54 | ns |
| t <sub>ESBDATACO2</sub> |                | 2.18 |                | 2.55 |         | 2.85 | ns |
| t <sub>ESBDD</sub>      |                | 2.73 |                | 3.17 |         | 3.58 | ns |
| t <sub>PD</sub>         |                | 1.57 |                | 1.83 |         | 2.07 | ns |
| t <sub>PTERMSU</sub>    | 0.92           |      | 0.99           |      | 1.18    |      | ns |
| t <sub>PTERMCO</sub>    |                | 1.18 |                | 1.43 |         | 1.17 | ns |

| Symbol             | -1 Speed | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |    |  |
|--------------------|----------|----------------|------|----------------|------|----------------|----|--|
|                    | Min      | Max            | Min  | Max            | Min  | Max            |    |  |
| t <sub>CH</sub>    | 2.00     |                | 2.50 |                | 2.75 |                | ns |  |
| t <sub>CL</sub>    | 2.00     |                | 2.50 |                | 2.75 |                | ns |  |
| t <sub>CLRP</sub>  | 0.18     |                | 0.26 |                | 0.34 |                | ns |  |
| t <sub>PREP</sub>  | 0.18     |                | 0.26 |                | 0.34 |                | ns |  |
| t <sub>ESBCH</sub> | 2.00     |                | 2.50 |                | 2.75 |                | ns |  |
| t <sub>ESBCL</sub> | 2.00     |                | 2.50 |                | 2.75 |                | ns |  |
| t <sub>ESBWP</sub> | 1.17     |                | 1.68 |                | 2.18 |                | ns |  |
| t <sub>ESBRP</sub> | 0.95     |                | 1.35 |                | 1.76 |                | ns |  |

| Symbol               | -1 Speed Grade |      | -2 Speed Grade |      | -3 Spee | Unit |    |
|----------------------|----------------|------|----------------|------|---------|------|----|
|                      | Min            | Max  | Min            | Max  | Min     | Max  | 7  |
| t <sub>INSU</sub>    | 2.74           |      | 2.74           |      | 2.87    |      | ns |
| t <sub>INH</sub>     | 0.00           |      | 0.00           |      | 0.00    |      | ns |
| t <sub>OUTCO</sub>   | 2.00           | 5.51 | 2.00           | 6.06 | 2.00    | 6.61 | ns |
| t <sub>INSUPLL</sub> | 1.86           |      | 1.96           |      | -       |      | ns |
| t <sub>INHPLL</sub>  | 0.00           |      | 0.00           |      | =       |      | ns |
| toutcople            | 0.50           | 2.62 | 0.50           | 2.91 | -       | -    | ns |

| Symbol                    | -1 Speed Grade |      | -2 Speed Grade |      | -3 Spee | Unit |    |
|---------------------------|----------------|------|----------------|------|---------|------|----|
|                           | Min            | Max  | Min            | Max  | Min     | Max  |    |
| t <sub>INSUBIDIR</sub>    | 0.64           |      | 0.98           |      | 1.08    |      | ns |
| t <sub>INHBIDIR</sub>     | 0.00           |      | 0.00           |      | 0.00    |      | ns |
| toutcobidir               | 2.00           | 5.51 | 2.00           | 6.06 | 2.00    | 6.61 | ns |
| t <sub>XZBIDIR</sub>      |                | 6.10 |                | 6.74 |         | 7.10 | ns |
| t <sub>ZXBIDIR</sub>      |                | 6.10 |                | 6.74 |         | 7.10 | ns |
| t <sub>INSUBIDIRPLL</sub> | 2.26           |      | 2.68           |      | -       |      | ns |
| t <sub>INHBIDIRPLL</sub>  | 0.00           |      | 0.00           |      | -       |      | ns |
| toutcobidirpll            | 0.50           | 2.62 | 0.50           | 2.91 | -       | -    | ns |
| <sup>t</sup> XZBIDIRPLL   |                | 3.21 |                | 3.59 |         | -    | ns |
| tzxbidirpll               |                | 3.21 |                | 3.59 |         | -    | ns |

| Symbol                  | -1 Speed Grade |      | -2 Speed Grade |      | -3 Spee | Unit |    |
|-------------------------|----------------|------|----------------|------|---------|------|----|
|                         | Min            | Max  | Min            | Max  | Min     | Max  | 7  |
| t <sub>ESBARC</sub>     |                | 1.78 |                | 2.02 |         | 1.95 | ns |
| t <sub>ESBSRC</sub>     |                | 2.52 |                | 2.91 |         | 3.14 | ns |
| t <sub>ESBAWC</sub>     |                | 3.52 |                | 4.11 |         | 4.40 | ns |
| t <sub>ESBSWC</sub>     |                | 3.23 |                | 3.84 |         | 4.16 | ns |
| t <sub>ESBWASU</sub>    | 0.62           |      | 0.67           |      | 0.61    |      | ns |
| t <sub>ESBWAH</sub>     | 0.41           |      | 0.55           |      | 0.55    |      | ns |
| t <sub>ESBWDSU</sub>    | 0.77           |      | 0.79           |      | 0.81    |      | ns |
| t <sub>ESBWDH</sub>     | 0.41           |      | 0.55           |      | 0.55    |      | ns |
| t <sub>ESBRASU</sub>    | 1.74           |      | 1.92           |      | 1.85    |      | ns |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.01           |      | 0.23    |      | ns |
| t <sub>ESBWESU</sub>    | 2.07           |      | 2.28           |      | 2.41    |      | ns |
| t <sub>ESBWEH</sub>     | 0.00           |      | 0.00           |      | 0.00    |      | ns |
| t <sub>ESBDATASU</sub>  | 0.25           |      | 0.27           |      | 0.29    |      | ns |
| t <sub>ESBDATAH</sub>   | 0.13           |      | 0.13           |      | 0.13    |      | ns |
| t <sub>ESBWADDRSU</sub> | 0.11           |      | 0.04           |      | 0.11    |      | ns |
| t <sub>ESBRADDRSU</sub> | 0.14           |      | 0.11           |      | 0.16    |      | ns |
| t <sub>ESBDATACO1</sub> |                | 1.29 |                | 1.50 |         | 1.63 | ns |
| t <sub>ESBDATACO2</sub> |                | 2.55 |                | 2.99 |         | 3.22 | ns |
| t <sub>ESBDD</sub>      |                | 3.12 |                | 3.57 |         | 3.85 | ns |
| t <sub>PD</sub>         |                | 1.84 |                | 2.13 |         | 2.32 | ns |
| t <sub>PTERMSU</sub>    | 1.08           |      | 1.19           |      | 1.32    |      | ns |

1.53

1.66

ns

1.31

 $t_{\text{PTERMCO}}$ 

| Table 99. EP2      | Table 99. EP20K1000E f <sub>MAX</sub> Routing Delays |         |         |          |         |         |      |  |  |  |  |  |
|--------------------|------------------------------------------------------|---------|---------|----------|---------|---------|------|--|--|--|--|--|
| Symbol             | -1 Spee                                              | d Grade | -2 Spec | ed Grade | -3 Spee | d Grade | Unit |  |  |  |  |  |
|                    | Min                                                  | Max     | Min     | Max      | Min     | Max     |      |  |  |  |  |  |
| t <sub>F1-4</sub>  |                                                      | 0.27    |         | 0.27     |         | 0.27    | ns   |  |  |  |  |  |
| t <sub>F5-20</sub> |                                                      | 1.45    |         | 1.63     |         | 1.75    | ns   |  |  |  |  |  |
| t <sub>F20+</sub>  |                                                      | 4.15    |         | 4.33     |         | 4.97    | ns   |  |  |  |  |  |

| Symbol             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | Unit |    |
|--------------------|----------------|-----|----------------|-----|---------|------|----|
|                    | Min            | Max | Min            | Max | Min     | Max  |    |
| t <sub>CH</sub>    | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>CL</sub>    | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>CLRP</sub>  | 0.20           |     | 0.20           |     | 0.20    |      | ns |
| t <sub>PREP</sub>  | 0.20           |     | 0.20           |     | 0.20    |      | ns |
| t <sub>ESBCH</sub> | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>ESBCL</sub> | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>ESBWP</sub> | 1.28           |     | 1.51           |     | 1.65    |      | ns |
| t <sub>ESBRP</sub> | 1.11           |     | 1.29           |     | 1.41    |      | ns |

| Symbol               | -1 Spee | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |    |  |
|----------------------|---------|----------------|------|----------------|------|----------------|----|--|
|                      | Min     | Max            | Min  | Max            | Min  | Max            | 7  |  |
| t <sub>INSU</sub>    | 2.70    |                | 2.84 |                | 2.97 |                | ns |  |
| t <sub>INH</sub>     | 0.00    |                | 0.00 |                | 0.00 |                | ns |  |
| t <sub>OUTCO</sub>   | 2.00    | 5.75           | 2.00 | 6.33           | 2.00 | 6.90           | ns |  |
| t <sub>INSUPLL</sub> | 1.64    |                | 2.09 |                | =    |                | ns |  |
| t <sub>INHPLL</sub>  | 0.00    |                | 0.00 |                | =    |                | ns |  |
| toutcople            | 0.50    | 2.25           | 0.50 | 2.99           | -    | -              | ns |  |