# E·XFL

# Intel - EP20K200EFC672-1X Datasheet



Welcome to <u>E-XFL.COM</u>

## Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

## Details

| Product Status                 | Obsolete                                                     |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 832                                                          |
| Number of Logic Elements/Cells | 8320                                                         |
| Total RAM Bits                 | 106496                                                       |
| Number of I/O                  | 376                                                          |
| Number of Gates                | 526000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 672-BBGA                                                     |
| Supplier Device Package        | 672-FBGA (27x27)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k200efc672-1x |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Each LE has two outputs that drive the local, MegaLAB, or FastTrack Interconnect routing structure. Each output can be driven independently by the LUT's or register's output. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, improves device utilization because the register and the LUT can be used for unrelated functions. The LE can also drive out registered and unregistered versions of the LUT output.

The APEX 20K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. A carry chain supports high-speed arithmetic functions such as counters and adders, while a cascade chain implements wide-input functions such as equality comparators with minimum delay. Carry and cascade chains connect LEs 1 through 10 in an LAB and all LABs in the same MegaLAB structure.

## Carry Chain

The carry chain provides a very fast carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higherorder bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the APEX 20K architecture to implement high-speed counters, adders, and comparators of arbitrary width. Carry chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as library of parameterized modules (LPM) and DesignWare functions automatically take advantage of carry chains for the appropriate functions.

The Quartus II software Compiler creates carry chains longer than ten LEs by linking LABs together automatically. For enhanced fitting, a long carry chain skips alternate LABs in a MegaLAB<sup>™</sup> structure. A carry chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure.

Figure 6 shows how an *n*-bit full adder can be implemented in n + 1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for accumulator functions. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is driven onto the local, MegaLAB, or FastTrack Interconnect routing structures.

## LE Operating Modes

The APEX 20K LE can operate in one of the following three modes:

- Normal mode
- Arithmetic mode
- Counter mode

Each mode uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes.

The Quartus II software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that specify which LE operating mode to use for optimal performance. Figure 8 shows the LE operating modes.



### Figure 14. APEX 20K Macrocell

For registered functions, each macrocell register can be programmed individually to implement D, T, JK, or SR operation with programmable clock control. The register can be bypassed for combinatorial operation. During design entry, the designer specifies the desired register type; the Quartus II software then selects the most efficient register operation for each registered function to optimize resource utilization. The Quartus II software or other synthesis tools can also select the most efficient register operation automatically when synthesizing HDL designs.

Each programmable register can be clocked by one of two ESB-wide clocks. The ESB-wide clocks can be generated from device dedicated clock pins, global signals, or local interconnect. Each clock also has an associated clock enable, generated from the local interconnect. The clock and clock enable signals are related for a particular ESB; any macrocell using a clock also uses the associated clock enable.

If both the rising and falling edges of a clock are used in an ESB, both ESB-wide clock signals are used.



Figure 18. Deep Memory Block Implemented with Multiple ESBs

The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two or four ESBs are used to support two simultaneous reads or writes. This functionality is shown in Figure 19.





For more information on APEX 20KE devices and CAM, see *Application* Note 119 (Implementing High-Speed Search Applications with APEX CAM).

# **Driving Signals to the ESB**

ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic.





(1) APEX 20KE devices have four dedicated clocks.

An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack Interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used.

| Table 14. Multiplication Factor Combinations |         |  |  |  |
|----------------------------------------------|---------|--|--|--|
| Clock 1                                      | Clock 2 |  |  |  |
| ×1                                           | ×1      |  |  |  |
| ×1, ×2                                       | ×2      |  |  |  |
| ×1, ×2, ×4                                   | ×4      |  |  |  |

## APEX 20KE ClockLock Feature

APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs.

The following sections describe some of the features offered by the APEX 20KE PLLs.

## External PLL Feedback

The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM.

## Clock Multiplication

The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$  or  $m/(n \times v)$ , where *m* and *k* range from 2 to 160, and *n* and *v* range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.



Figure 30. Specifications for the Incoming & Generated Clocks Note (1)

#### Note to Figure 30:

(1) The tI parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period.

Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices.

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 1 of 2) |                                                                                                                                |     |            |      |  |  |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------------|------|--|--|
| Symbol                                                                                        | Parameter                                                                                                                      | Min | Max        | Unit |  |  |
| f <sub>OUT</sub>                                                                              | Output frequency                                                                                                               | 25  | 180        | MHz  |  |  |
| f <sub>CLK1</sub> <i>(1)</i>                                                                  | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                        | 25  | 180 (1)    | MHz  |  |  |
| f <sub>CLK2</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                        | 16  | 90         | MHz  |  |  |
| f <sub>CLK4</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                        | 10  | 48         | MHz  |  |  |
| t <sub>outduty</sub>                                                                          | Duty cycle for ClockLock/ClockBoost-generated<br>clock                                                                         | 40  | 60         | %    |  |  |
| f <sub>CLKDEV</sub>                                                                           | Input deviation from user specification in the<br>Quartus II software (ClockBoost clock<br>multiplication factor equals 1) (2) |     | 25,000 (3) | PPM  |  |  |
| t <sub>R</sub>                                                                                | Input rise time                                                                                                                |     | 5          | ns   |  |  |
| t <sub>F</sub>                                                                                | Input fall time                                                                                                                |     | 5          | ns   |  |  |
| t <sub>LOCK</sub>                                                                             | Time required for ClockLock/ClockBoost to acquire lock (4)                                                                     |     | 10         | μs   |  |  |

٦

#### Notes to Table 16:

- (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The *f<sub>CLKDEV</sub>* parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation.

Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices.

| Table 17. APEX 20KE ClockLock & ClockBoost Parameters   Note (1) |                                                              |            |     |     |                        |                  |  |
|------------------------------------------------------------------|--------------------------------------------------------------|------------|-----|-----|------------------------|------------------|--|
| Symbol                                                           | Parameter                                                    | Conditions | Min | Тур | Max                    | Unit             |  |
| t <sub>R</sub>                                                   | Input rise time                                              |            |     |     | 5                      | ns               |  |
| t <sub>F</sub>                                                   | Input fall time                                              |            |     |     | 5                      | ns               |  |
| t <sub>INDUTY</sub>                                              | Input duty cycle                                             |            | 40  |     | 60                     | %                |  |
| t <sub>INJITTER</sub>                                            | Input jitter peak-to-peak                                    |            |     |     | 2% of input<br>period  | peak-to-<br>peak |  |
|                                                                  | Jitter on ClockLock or ClockBoost-<br>generated clock        |            |     |     | 0.35% of output period | RMS              |  |
| t <sub>outduty</sub>                                             | Duty cycle for ClockLock or<br>ClockBoost-generated clock    |            | 45  |     | 55                     | %                |  |
| t <sub>LOCK</sub> <i>(2)<sub>,</sub> (3)</i>                     | Time required for ClockLock or<br>ClockBoost to acquire lock |            |     |     | 40                     | μs               |  |

| Table 2            | Table 24. APEX 20K 5.0-V Tolerant Device Recommended Operating Conditions   Note (2) |                    |                  |                   |      |  |  |  |
|--------------------|--------------------------------------------------------------------------------------|--------------------|------------------|-------------------|------|--|--|--|
| Symbol             | Parameter                                                                            | Conditions         | Min              | Max               | Unit |  |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic<br>and input buffers                               | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation                                   | (4), (5)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |  |  |  |
|                    | Supply voltage for output buffers, 2.5-V operation                                   | (4), (5)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |  |
| VI                 | Input voltage                                                                        | (3), (6)           | -0.5             | 5.75              | V    |  |  |  |
| Vo                 | Output voltage                                                                       |                    | 0                | V <sub>CCIO</sub> | V    |  |  |  |
| ТJ                 | Junction temperature                                                                 | For commercial use | 0                | 85                | °C   |  |  |  |
|                    |                                                                                      | For industrial use | -40              | 100               | °C   |  |  |  |
| t <sub>R</sub>     | Input rise time                                                                      |                    |                  | 40                | ns   |  |  |  |
| t <sub>F</sub>     | Input fall time                                                                      |                    |                  | 40                | ns   |  |  |  |

| Table 25. APEX 20K 5.0-V Tolerant Device DC Operating Conditions (Part 1 of 2)   Notes (2), (7), (8) |                                      |                                                                                        |                                     |     |                            |      |
|------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------|-----|----------------------------|------|
| Symbol                                                                                               | Parameter                            | Conditions                                                                             | Min                                 | Тур | Max                        | Unit |
| V <sub>IH</sub>                                                                                      | High-level input voltage             |                                                                                        | 1.7, 0.5 × V <sub>CCIO</sub><br>(9) |     | 5.75                       | V    |
| V <sub>IL</sub>                                                                                      | Low-level input voltage              |                                                                                        | -0.5                                |     | $0.8, 0.3 \times V_{CCIO}$ | V    |
| V <sub>OH</sub>                                                                                      | 3.3-V high-level TTL output voltage  | I <sub>OH</sub> = -8 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                  | 2.4                                 |     |                            | V    |
|                                                                                                      | 3.3-V high-level CMOS output voltage | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>                | V <sub>CCIO</sub> – 0.2             |     |                            | V    |
|                                                                                                      | 3.3-V high-level PCI output voltage  | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(10) | $0.9 \times V_{CCIO}$               |     |                            | V    |
|                                                                                                      | 2.5-V high-level output voltage      | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(10)</i>                | 2.1                                 |     |                            | V    |
|                                                                                                      |                                      | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                         | 2.0                                 |     |                            | V    |
|                                                                                                      |                                      | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (10)$                       | 1.7                                 |     |                            | V    |

P

For DC Operating Specifications on APEX 20KE I/O standards, please refer to *Application Note 117 (Using Selectable I/O Standards in Altera Devices).* 

| Table 30. APEX 20KE Device Capacitance Note (15) |                                             |                                     |     |     |      |  |  |
|--------------------------------------------------|---------------------------------------------|-------------------------------------|-----|-----|------|--|--|
| Symbol                                           | Parameter                                   | Conditions                          | Min | Max | Unit |  |  |
| C <sub>IN</sub>                                  | Input capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |
| CINCLK                                           | Input capacitance on<br>dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |
| C <sub>OUT</sub>                                 | Output capacitance                          | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |

#### Notes to Tables 27 through 30:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to the voltage shown in the following table based on input duty cycle for input currents less than 100 mA. The overshoot is dependent upon duty cycle of the signal. The DC case is equivalent to 100% duty cycle.

| Vin  | Max. Duty Cycle |
|------|-----------------|
| 4.0V | 100% (DC)       |
| 4.1  | 90%             |

- 4.2 50%
- 4.3 30%
- 4.4 17%
- 4.5 10%
- (6) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (7) Typical values are for  $T_A = 25^\circ$  C,  $V_{CCINT} = 1.8$  V, and  $V_{CCIO} = 1.8$  V, 2.5 V or 3.3 V.
- (8) These values are specified under the APEX 20KE device recommended operating conditions, shown in Table 24 on page 60.
- (9) Refer to Application Note 117 (Using Selectable I/O Standards in Altera Devices) for the V<sub>IH</sub>, V<sub>IL</sub>, V<sub>OH</sub>, V<sub>OL</sub>, and I<sub>I</sub> parameters when VCCIO = 1.8 V.
- (10) The APEX 20KE input buffers are compatible with 1.8-V, 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant. Input buffers also meet specifications for GTL+, CTT, AGP, SSTL-2, SSTL-3, and HSTL.
- (11) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (12) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (13) This value is specified for normal device operation. The value may vary during power-up.
- (14) Pin pull-up resistance values will be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (15) Capacitance is sample-tested only.

Figure 33 shows the relationship between  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  for 3.3-V PCI compliance on APEX 20K devices.

Figure 39. ESB Synchronous Timing Waveforms



## ESB Synchronous Write (ESB Output Registers Used)



Figure 40 shows the timing model for bidirectional I/O pin timing.

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 2 of 2) |                                                    |  |  |  |  |
|---------------------------------------------------------------------|----------------------------------------------------|--|--|--|--|
| Symbol                                                              | Parameter                                          |  |  |  |  |
| t <sub>ESBDATACO2</sub>                                             | ESB clock-to-output delay without output registers |  |  |  |  |
| t <sub>ESBDD</sub>                                                  | ESB data-in to data-out delay for RAM mode         |  |  |  |  |
| t <sub>PD</sub>                                                     | ESB macrocell input to non-registered output       |  |  |  |  |
| t <sub>PTERMSU</sub>                                                | ESB macrocell register setup time before clock     |  |  |  |  |
| t <sub>PTERMCO</sub>                                                | ESB macrocell register clock-to-output delay       |  |  |  |  |
| t <sub>F1-4</sub>                                                   | Fanout delay using local interconnect              |  |  |  |  |
| t <sub>F5-20</sub>                                                  | Fanout delay using MegaLab Interconnect            |  |  |  |  |
| t <sub>F20+</sub>                                                   | Fanout delay using FastTrack Interconnect          |  |  |  |  |
| t <sub>CH</sub>                                                     | Minimum clock high time from clock pin             |  |  |  |  |
| t <sub>CL</sub>                                                     | Minimum clock low time from clock pin              |  |  |  |  |
| t <sub>CLRP</sub>                                                   | LE clear pulse width                               |  |  |  |  |
| t <sub>PREP</sub>                                                   | LE preset pulse width                              |  |  |  |  |
| t <sub>ESBCH</sub>                                                  | Clock high time                                    |  |  |  |  |
| t <sub>ESBCL</sub>                                                  | Clock low time                                     |  |  |  |  |
| t <sub>ESBWP</sub>                                                  | Write pulse width                                  |  |  |  |  |
| t <sub>ESBRP</sub>                                                  | Read pulse width                                   |  |  |  |  |

# Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20K External Timing Parameters   Note (1) |                                                         |  |  |  |
|----------------------------------------------------------|---------------------------------------------------------|--|--|--|
| Symbol                                                   | Clock Parameter                                         |  |  |  |
| t <sub>INSU</sub>                                        | Setup time with global clock at IOE register            |  |  |  |
| t <sub>INH</sub>                                         | Hold time with global clock at IOE register             |  |  |  |
| t <sub>оитсо</sub>                                       | Clock-to-output delay with global clock at IOE register |  |  |  |

| Table 33. APEX 20K External Bidirectional Timing Parameters   Note (1) |                                                                                                |            |  |  |  |  |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                                                 | Parameter                                                                                      | Conditions |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                 | Setup time for bidirectional pins with global clock at same-row or same-<br>column LE register |            |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                  | Hold time for bidirectional pins with global clock at same-row or same-column LE register      |            |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                                | Clock-to-output delay for bidirectional pins with global clock at IOE register                 | C1 = 10 pF |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                   | Synchronous IOE output buffer disable delay                                                    | C1 = 10 pF |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                   | Synchronous IOE output buffer enable delay, slow slew rate = off                               | C1 = 10 pF |  |  |  |  |

| Table 46. EP20K200 External Bidirectional Timing Parameters |                |     |                |     |                |     |      |
|-------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                      | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                             | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>INSUBIDIR</sub> (1)                                  | 1.9            |     | 2.3            |     | 2.6            |     | ns   |
| t <sub>INHBIDIR</sub> (1)                                   | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>OUTCOBIDIR</sub> (1)                                 | 2.0            | 4.6 | 2.0            | 5.6 | 2.0            | 6.8 | ns   |
| t <sub>XZBIDIR</sub> (1)                                    |                | 5.0 |                | 5.9 |                | 6.9 | ns   |
| t <sub>ZXBIDIR</sub> (1)                                    |                | 5.0 |                | 5.9 |                | 6.9 | ns   |
| t <sub>INSUBIDIR</sub> (2)                                  | 1.1            |     | 1.2            |     | -              |     | ns   |
| t <sub>INHBIDIR</sub> (2)                                   | 0.0            |     | 0.0            |     | -              |     | ns   |
| t <sub>OUTCOBIDIR</sub> (2)                                 | 0.5            | 2.7 | 0.5            | 3.1 | -              | -   | ns   |
| t <sub>XZBIDIR</sub> (2)                                    |                | 4.3 |                | 5.0 |                | -   | ns   |
| t <sub>ZXBIDIR</sub> (2)                                    |                | 4.3 |                | 5.0 |                | -   | ns   |

# Table 47. EP20K400 External Timing Parameters

| Symbol                 | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |    |  |
|------------------------|----------------|-----|---------|----------------|-----|----------------|----|--|
|                        | Min            | Max | Min     | Max            | Min | Max            |    |  |
| t <sub>INSU</sub> (1)  | 1.4            |     | 1.8     |                | 2.0 |                | ns |  |
| t <sub>INH</sub> (1)   | 0.0            |     | 0.0     |                | 0.0 |                | ns |  |
| t <sub>OUTCO</sub> (1) | 2.0            | 4.9 | 2.0     | 6.1            | 2.0 | 7.0            | ns |  |
| t <sub>INSU</sub> (2)  | 0.4            |     | 1.0     |                | -   |                | ns |  |
| t <sub>INH</sub> (2)   | 0.0            |     | 0.0     |                | -   |                | ns |  |
| t <sub>OUTCO</sub> (2) | 0.5            | 3.1 | 0.5     | 4.1            | -   | -              | ns |  |

Table 48. EP20K400 External Bidirectional Timing Parameters

| Symbol                      | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|-----------------------------|---------|---------|---------|---------|---------|----------|------|
|                             | Min     | Max     | Min     | Max     | Min     | Max      |      |
| t <sub>INSUBIDIR</sub> (1)  | 1.4     |         | 1.8     |         | 2.0     |          | ns   |
| t <sub>INHBIDIR</sub> (1)   | 0.0     |         | 0.0     |         | 0.0     |          | ns   |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0     | 4.9     | 2.0     | 6.1     | 2.0     | 7.0      | ns   |
| t <sub>XZBIDIR</sub> (1)    |         | 7.3     |         | 8.9     |         | 10.3     | ns   |
| t <sub>ZXBIDIR</sub> (1)    |         | 7.3     |         | 8.9     |         | 10.3     | ns   |
| t <sub>INSUBIDIR</sub> (2)  | 0.5     |         | 1.0     |         | -       |          | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0     |         | 0.0     |         | -       |          | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5     | 3.1     | 0.5     | 4.1     | -       | -        | ns   |
| t <sub>XZBIDIR</sub> (2)    |         | 6.2     |         | 7.6     |         | -        | ns   |
| t <sub>ZXBIDIR</sub> (2)    |         | 6.2     |         | 7.6     |         | _        | ns   |

### **Altera Corporation**

Tables 67 through 72 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K160E APEX 20KE devices.

| Table 67. EP20K160E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |    |  |  |  |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|--|--|
| Symbol                                                         |      | -1   |      | -2   | -    | Unit |    |  |  |  |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |  |
| t <sub>SU</sub>                                                | 0.22 |      | 0.24 |      | 0.26 |      | ns |  |  |  |  |  |
| t <sub>H</sub>                                                 | 0.22 |      | 0.24 |      | 0.26 |      | ns |  |  |  |  |  |
| t <sub>CO</sub>                                                |      | 0.25 |      | 0.31 |      | 0.35 | ns |  |  |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.69 |      | 0.88 |      | 1.12 | ns |  |  |  |  |  |

| Table 68. EP20K         | 160E f <sub>MAX</sub> ESE | 3 Timing Micı | roparameters |      |      |      |      |
|-------------------------|---------------------------|---------------|--------------|------|------|------|------|
| Symbol                  | -                         | 1             |              | -2   | -;   | 3    | Unit |
|                         | Min                       | Max           | Min          | Max  | Min  | Max  |      |
| t <sub>ESBARC</sub>     |                           | 1.65          |              | 2.02 |      | 2.11 | ns   |
| t <sub>ESBSRC</sub>     |                           | 2.21          |              | 2.70 |      | 3.11 | ns   |
| t <sub>ESBAWC</sub>     |                           | 3.04          |              | 3.79 |      | 4.42 | ns   |
| t <sub>ESBSWC</sub>     |                           | 2.81          |              | 3.56 |      | 4.10 | ns   |
| t <sub>ESBWASU</sub>    | 0.54                      |               | 0.66         |      | 0.73 |      | ns   |
| t <sub>ESBWAH</sub>     | 0.36                      |               | 0.45         |      | 0.47 |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.68                      |               | 0.81         |      | 0.94 |      | ns   |
| t <sub>ESBWDH</sub>     | 0.36                      |               | 0.45         |      | 0.47 |      | ns   |
| t <sub>ESBRASU</sub>    | 1.58                      |               | 1.87         |      | 2.06 |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00                      |               | 0.00         |      | 0.01 |      | ns   |
| t <sub>ESBWESU</sub>    | 1.41                      |               | 1.71         |      | 2.00 |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00                      |               | 0.00         |      | 0.00 |      | ns   |
| t <sub>ESBDATASU</sub>  | -0.02                     |               | -0.03        |      | 0.09 |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13                      |               | 0.13         |      | 0.13 |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.14                      |               | 0.17         |      | 0.35 |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.21                      |               | 0.27         |      | 0.43 |      | ns   |
| t <sub>ESBDATACO1</sub> |                           | 1.04          |              | 1.30 |      | 1.46 | ns   |
| t <sub>ESBDATACO2</sub> |                           | 2.15          |              | 2.70 |      | 3.16 | ns   |
| t <sub>ESBDD</sub>      |                           | 2.69          |              | 3.35 |      | 3.97 | ns   |
| t <sub>PD</sub>         |                           | 1.55          |              | 1.93 |      | 2.29 | ns   |
| t <sub>PTERMSU</sub>    | 1.01                      |               | 1.23         |      | 1.52 |      | ns   |
| t <sub>PTERMCO</sub>    |                           | 1.06          |              | 1.32 |      | 1.04 | ns   |

| Table 69. EP20K160E f <sub>MAX</sub> Routing Delays |     |      |     |      |     |      |      |  |  |  |  |
|-----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--|--|
| Symbol                                              |     | -1   |     | -2   | -   | 3    | Unit |  |  |  |  |
|                                                     | Min | Max  | Min | Max  | Min | Max  |      |  |  |  |  |
| t <sub>F1-4</sub>                                   |     | 0.25 |     | 0.26 |     | 0.28 | ns   |  |  |  |  |
| t <sub>F5-20</sub>                                  |     | 1.00 |     | 1.18 |     | 1.35 | ns   |  |  |  |  |
| t <sub>F20+</sub>                                   |     | 1.95 |     | 2.19 |     | 2.30 | ns   |  |  |  |  |

| Symbol             | -    | 1   | -    | 2   | -3   | 1   | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max |      |
| t <sub>CH</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CL</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>ESBCH</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBCL</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBWP</sub> | 1.15 |     | 1.45 |     | 1.73 |     | ns   |
| t <sub>ESBRP</sub> | 0.93 |     | 1.15 |     | 1.38 |     | ns   |

| Table 71. EP20K160E External Timing Parameters |      |      |      |      |      |      |    |  |  |  |  |  |
|------------------------------------------------|------|------|------|------|------|------|----|--|--|--|--|--|
| Symbol                                         | -1   |      |      | -2   |      | -3   |    |  |  |  |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |  |
| t <sub>INSU</sub>                              | 2.23 |      | 2.34 |      | 2.47 |      | ns |  |  |  |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns |  |  |  |  |  |
| t <sub>INSUPLL</sub>                           | 2.12 |      | 2.07 |      | -    |      | ns |  |  |  |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |  |  |
| t <sub>outcopll</sub>                          | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns |  |  |  |  |  |

| Table 72. EP20K16         | OE External B | idirectional Ti | ming Parame | eters |      |      |    |
|---------------------------|---------------|-----------------|-------------|-------|------|------|----|
| Symbol                    | -1            |                 | -:          | 2     | -    | Unit |    |
|                           | Min           | Max             | Min         | Max   | Min  | Max  |    |
| t <sub>insubidir</sub>    | 2.86          |                 | 3.24        |       | 3.54 |      | ns |
| t <sub>inhbidir</sub>     | 0.00          |                 | 0.00        |       | 0.00 |      | ns |
| t <sub>outcobidir</sub>   | 2.00          | 5.07            | 2.00        | 5.59  | 2.00 | 6.13 | ns |
| t <sub>XZBIDIR</sub>      |               | 7.43            |             | 8.23  |      | 8.58 | ns |
| t <sub>ZXBIDIR</sub>      |               | 7.43            |             | 8.23  |      | 8.58 | ns |
| t <sub>insubidirpll</sub> | 4.93          |                 | 5.48        |       | -    |      | ns |
| t <sub>inhbidirpll</sub>  | 0.00          |                 | 0.00        |       | -    |      | ns |
| toutcobidirpll            | 0.50          | 3.00            | 0.50        | 3.35  | -    | -    | ns |
| t <sub>XZBIDIRPLL</sub>   |               | 5.36            |             | 5.99  |      | -    | ns |
| t <sub>ZXBIDIRPLL</sub>   |               | 5.36            |             | 5.99  |      | -    | ns |

Tables 73 through 78 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K200E APEX 20KE devices.

| Table 73. EP20K200E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |    |  |  |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|--|
| Symbol                                                         |      | 1    | -2   |      | -    | Unit |    |  |  |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |
| t <sub>SU</sub>                                                | 0.23 |      | 0.24 |      | 0.26 |      | ns |  |  |  |  |
| t <sub>H</sub>                                                 | 0.23 |      | 0.24 |      | 0.26 |      | ns |  |  |  |  |
| t <sub>CO</sub>                                                |      | 0.26 |      | 0.31 |      | 0.36 | ns |  |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.70 |      | 0.90 |      | 1.14 | ns |  |  |  |  |

#### **Altera Corporation**

| Table 82. EP       | 20K300E Minin | num Pulse W | idth Timing Pa | arameters |      |     |      |
|--------------------|---------------|-------------|----------------|-----------|------|-----|------|
| Symbol             | -1            |             | -2             |           | -3   |     | Unit |
|                    | Min           | Max         | Min            | Max       | Min  | Max |      |
| t <sub>CH</sub>    | 1.25          |             | 1.43           |           | 1.67 |     | ns   |
| t <sub>CL</sub>    | 1.25          |             | 1.43           |           | 1.67 |     | ns   |
| t <sub>CLRP</sub>  | 0.19          |             | 0.26           |           | 0.35 |     | ns   |
| t <sub>PREP</sub>  | 0.19          |             | 0.26           |           | 0.35 |     | ns   |
| t <sub>ESBCH</sub> | 1.25          |             | 1.43           |           | 1.67 |     | ns   |
| t <sub>ESBCL</sub> | 1.25          |             | 1.43           |           | 1.67 |     | ns   |
| t <sub>ESBWP</sub> | 1.25          |             | 1.71           |           | 2.28 |     | ns   |
| t <sub>ESBRP</sub> | 1.01          |             | 1.38           |           | 1.84 |     | ns   |

| Table 83. EP20K300E External Timing Parameters |      |      |      |      |      |      |    |  |  |  |  |
|------------------------------------------------|------|------|------|------|------|------|----|--|--|--|--|
| Symbol                                         | -1   |      |      | -2   | -3   | -3   |    |  |  |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |  |  |
| t <sub>INSU</sub>                              | 2.31 |      | 2.44 |      | 2.57 |      | ns |  |  |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |
| t <sub>outco</sub>                             | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns |  |  |  |  |
| tINSUPLL                                       | 1.76 |      | 1.85 |      | -    |      | ns |  |  |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |  |
| toutcopll                                      | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns |  |  |  |  |

| Table 84. EP20K300E External Bidirectional Timing Parameters |      |      |      |      |      |      |    |  |  |  |  |
|--------------------------------------------------------------|------|------|------|------|------|------|----|--|--|--|--|
| Symbol                                                       | -1   |      | -:   | 2    | -    | Unit |    |  |  |  |  |
|                                                              | Min  | Max  | Min  | Мах  | Min  | Max  |    |  |  |  |  |
| t <sub>insubidir</sub>                                       | 2.77 |      | 2.85 |      | 3.11 |      | ns |  |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns |  |  |  |  |
| t <sub>XZBIDIR</sub>                                         |      | 7.59 |      | 8.30 |      | 9.09 | ns |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.59 |      | 8.30 |      | 9.09 | ns |  |  |  |  |
| t <sub>insubidirpll</sub>                                    | 2.50 |      | 2.76 |      | -    |      | ns |  |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns |  |  |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns |  |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                      |      | 5.00 |      | 5.43 |      | -    | ns |  |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.00 |      | 5.43 |      | -    | ns |  |  |  |  |

| Table 98. EP20K1000E f <sub>MAX</sub> ESB Timing Microparameters |                |      |                |      |                |      |      |
|------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|
| Symbol                                                           | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|                                                                  | Min            | Max  | Min            | Max  | Min            | Max  | 1    |
| t <sub>ESBARC</sub>                                              |                | 1.78 |                | 2.02 |                | 1.95 | ns   |
| t <sub>ESBSRC</sub>                                              |                | 2.52 |                | 2.91 |                | 3.14 | ns   |
| t <sub>ESBAWC</sub>                                              |                | 3.52 |                | 4.11 |                | 4.40 | ns   |
| t <sub>ESBSWC</sub>                                              |                | 3.23 |                | 3.84 |                | 4.16 | ns   |
| t <sub>ESBWASU</sub>                                             | 0.62           |      | 0.67           |      | 0.61           |      | ns   |
| t <sub>ESBWAH</sub>                                              | 0.41           |      | 0.55           |      | 0.55           |      | ns   |
| t <sub>ESBWDSU</sub>                                             | 0.77           |      | 0.79           |      | 0.81           |      | ns   |
| t <sub>ESBWDH</sub>                                              | 0.41           |      | 0.55           |      | 0.55           |      | ns   |
| t <sub>ESBRASU</sub>                                             | 1.74           |      | 1.92           |      | 1.85           |      | ns   |
| t <sub>ESBRAH</sub>                                              | 0.00           |      | 0.01           |      | 0.23           |      | ns   |
| t <sub>ESBWESU</sub>                                             | 2.07           |      | 2.28           |      | 2.41           |      | ns   |
| t <sub>ESBWEH</sub>                                              | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBDATASU</sub>                                           | 0.25           |      | 0.27           |      | 0.29           |      | ns   |
| t <sub>ESBDATAH</sub>                                            | 0.13           |      | 0.13           |      | 0.13           |      | ns   |
| t <sub>ESBWADDRSU</sub>                                          | 0.11           |      | 0.04           |      | 0.11           |      | ns   |
| t <sub>ESBRADDRSU</sub>                                          | 0.14           |      | 0.11           |      | 0.16           |      | ns   |
| t <sub>ESBDATACO1</sub>                                          |                | 1.29 |                | 1.50 |                | 1.63 | ns   |
| t <sub>ESBDATACO2</sub>                                          |                | 2.55 |                | 2.99 |                | 3.22 | ns   |
| t <sub>ESBDD</sub>                                               |                | 3.12 |                | 3.57 |                | 3.85 | ns   |
| t <sub>PD</sub>                                                  |                | 1.84 |                | 2.13 |                | 2.32 | ns   |
| t <sub>PTERMSU</sub>                                             | 1.08           |      | 1.19           |      | 1.32           |      | ns   |
| t <sub>PTERMCO</sub>                                             |                | 1.31 |                | 1.53 |                | 1.66 | ns   |

Г

٦



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation