# E·XFL

# Altera - EP20K200EQC240-2N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Active                                                         |
| Number of LABs/CLBs            | 832                                                            |
| Number of Logic Elements/Cells | -                                                              |
| Total RAM Bits                 | -                                                              |
| Number of I/O                  | 168                                                            |
| Number of Gates                |                                                                |
| Voltage - Supply               | 1.71V ~ 1.89V                                                  |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                |
| Package / Case                 | 240-BQFP                                                       |
| Supplier Device Package        | 240-PQFP (32x32)                                               |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k200eqc240-2n |
|                                |                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

# **MegaLAB Structure**

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.





# Logic Element

The LE, the smallest unit of logic in the APEX 20K architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack Interconnect routing structures. See Figure 5.



Each LE's programmable register can be configured for D, T, JK, or SR operation. The register's clock and clear control signals can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the register is bypassed and the output of the LUT drives the outputs of the LE.

The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

## Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

# FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.





A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure.

A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows.

Figure 10 shows how the FastTrack Interconnect uses the local interconnect to drive LEs within MegaLAB structures.

Figure 11 shows the intersection of a row and column interconnect, and how these forms of interconnects and LEs drive each other.



Figure 11. Driving the FastTrack Interconnect

APEX 20KE devices include an enhanced interconnect structure for faster routing of input signals with high fan-out. Column I/O pins can drive the FastRow<sup>™</sup> interconnect, which routes signals directly into the local interconnect without having to drive through the MegaLAB interconnect. FastRow lines traverse two MegaLAB structures. Also, these pins can drive the local interconnect directly for fast setup times. On EP20K300E and larger devices, the FastRow interconnect drives the two MegaLABs in the top left corner, the two MegaLABs in the top right corner, the two MegaLABS in the bottom left corner, and the two MegaLABs in the bottom right corner. On EP20K200E and smaller devices, FastRow interconnect drives the two MegaLABs on the top and the two MegaLABs on the bottom of the device. On all devices, the FastRow interconnect drives all local interconnect in the appropriate MegaLABs except the local interconnect on the side of the MegaLAB opposite the ESB. Pins using the FastRow interconnect achieve a faster set-up time, as the signal does not need to use a MegaLAB interconnect line to reach the destination LE. Figure 12 shows the FastRow interconnect.

| Table 9. APEX 20K Routing Scheme    |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |
|-------------------------------------|----------------|-------------------|----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------|-------------------------------------|-------------------------|
| Source                              |                | Destination       |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |
|                                     | Row<br>I/O Pin | Column<br>I/O Pin | LE | ESB | Local<br>Interconnect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MegaLAB<br>Interconnect | Row<br>FastTrack<br>Interconnect | Column<br>FastTrack<br>Interconnect | FastRow<br>Interconnect |
| Row I/O Pin                         |                |                   |    |     | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~                       | ~                                | ~                                   |                         |
| Column I/O<br>Pin                   |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  | ~                                   | ✓<br>(1)                |
| LE                                  |                |                   |    |     | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~                       | ~                                | ~                                   |                         |
| ESB                                 |                |                   |    |     | <ul> <li>Image: A set of the set of the</li></ul> | ~                       | ~                                | ~                                   |                         |
| Local<br>Interconnect               | ~              | ~                 | ~  | ~   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         |                                  |                                     |                         |
| MegaLAB<br>Interconnect             |                |                   |    |     | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |                                  |                                     |                         |
| Row<br>FastTrack<br>Interconnect    |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~                       |                                  | ~                                   |                         |
| Column<br>FastTrack<br>Interconnect |                |                   |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~                       | ~                                |                                     |                         |
| FastRow<br>Interconnect             |                |                   |    |     | ✓<br>(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         |                                  |                                     |                         |

#### Note to Table 9:

(1) This connection is supported in APEX 20KE devices only.

## Product-Term Logic

The product-term portion of the MultiCore architecture is implemented with the ESB. The ESB can be configured to act as a block of macrocells on an ESB-by-ESB basis. Each ESB is fed by 32 inputs from the adjacent local interconnect; therefore, it can be driven by the MegaLAB interconnect or the adjacent LAB. Also, nine ESB macrocells feed back into the ESB through the local interconnect for higher performance. Dedicated clock pins, global signals, and additional inputs from the local interconnect drive the ESB control signals.

In product-term mode, each ESB contains 16 macrocells. Each macrocell consists of two product terms and a programmable register. Figure 13 shows the ESB in product-term mode.

#### Figure 13. Product-Term Logic in ESB



#### Note to Figure 13:

(1) APEX 20KE devices have four dedicated clocks.

#### Macrocells

APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register.

Combinatorial logic is implemented in the product terms. The productterm select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell.



For more information on APEX 20KE devices and CAM, see *Application* Note 119 (Implementing High-Speed Search Applications with APEX CAM).

# **Driving Signals to the ESB**

ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic.





(1) APEX 20KE devices have four dedicated clocks.

An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack Interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device.



Figure 30. Specifications for the Incoming & Generated Clocks Note (1)

#### Note to Figure 30:

(1) The tI parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period.

Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices.

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 1 of 2) |                                                                                                                                |     |            |      |  |  |  |  |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------------|------|--|--|--|--|
| Symbol                                                                                        | Parameter                                                                                                                      | Min | Max        | Unit |  |  |  |  |
| f <sub>OUT</sub>                                                                              | Output frequency                                                                                                               | 25  | 180        | MHz  |  |  |  |  |
| f <sub>CLK1</sub> <i>(1)</i>                                                                  | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                        | 25  | 180 (1)    | MHz  |  |  |  |  |
| f <sub>CLK2</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                        | 16  | 90         | MHz  |  |  |  |  |
| f <sub>CLK4</sub>                                                                             | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                        | 10  | 48         | MHz  |  |  |  |  |
| t <sub>outduty</sub>                                                                          | Duty cycle for ClockLock/ClockBoost-generated<br>clock                                                                         | 40  | 60         | %    |  |  |  |  |
| f <sub>CLKDEV</sub>                                                                           | Input deviation from user specification in the<br>Quartus II software (ClockBoost clock<br>multiplication factor equals 1) (2) |     | 25,000 (3) | PPM  |  |  |  |  |
| t <sub>R</sub>                                                                                | Input rise time                                                                                                                |     | 5          | ns   |  |  |  |  |
| t <sub>F</sub>                                                                                | Input fall time                                                                                                                |     | 5          | ns   |  |  |  |  |
| t <sub>LOCK</sub>                                                                             | Time required for ClockLock/ClockBoost to acquire lock (4)                                                                     |     | 10         | μs   |  |  |  |  |

٦

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 2 of 2) |                                                                     |     |     |      |  |  |  |  |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|------|--|--|--|--|
| Symbol                                                                                        | Parameter                                                           | Min | Max | Unit |  |  |  |  |
| t <sub>SKEW</sub>                                                                             | Skew delay between related<br>ClockLock/ClockBoost-generated clocks |     | 500 | ps   |  |  |  |  |
| t <sub>JITTER</sub>                                                                           | Jitter on ClockLock/ClockBoost-generated clock (5)                  |     | 200 | ps   |  |  |  |  |
| t <sub>INCLKSTB</sub>                                                                         | Input clock stability (measured between adjacent clocks)            |     | 50  | ps   |  |  |  |  |

Notes to Table 15:

- (1) The PLL input frequency range for the EP20K100-1X device for 1x multiplication is 25 MHz to 175 MHz.
- (2) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured first. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the lock time is less than the configuration time.
- (4) The jitter specification is measured under long-term observation.
- (5) If the input clock stability is 100 ps,  $t_{JITTER}$  is 250 ps.

# Table 16 summarizes the APEX 20K ClockLock and ClockBoost parameters for -2 speed grade devices.

| Symbol                | Parameter                                                                                                                  | Min | Max        | Unit |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|------|
| f <sub>OUT</sub>      | Output frequency                                                                                                           | 25  | 170        | MHz  |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                    | 25  | 170        | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                    | 16  | 80         | MHz  |
| f <sub>CLK4</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                    | 10  | 34         | MHz  |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock/ClockBoost-generated clock                                                                        | 40  | 60         | %    |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals one) (1) |     | 25,000 (2) | PPM  |
| t <sub>R</sub>        | Input rise time                                                                                                            |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                                                                            |     | 5          | ns   |
| t <sub>LOCK</sub>     | Time required for ClockLock/ ClockBoost to acquire lock (3)                                                                |     | 10         | μs   |
| t <sub>SKEW</sub>     | Skew delay between related ClockLock/ ClockBoost-<br>generated clock                                                       | 500 | 500        | ps   |
| t <sub>JITTER</sub>   | Jitter on ClockLock/ ClockBoost-generated clock (4)                                                                        |     | 200        | ps   |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                                                                   |     | 50         | ps   |

## Table 16. APEX 20K ClockLock & ClockBoost Parameters for -2 Speed Grade Devices



#### Figure 32. APEX 20K AC Test Conditions Note (1)

#### Note to Figure 32:

Power supply transients can affect AC measurements. Simultaneous transitions of (1) multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result.

# Operating **Conditions**

Tables 23 through 26 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V APEX 20K devices.

| Symbol             | Parameter                  | Conditions                                     | Min  | Max  | Unit |  |  |  |  |  |
|--------------------|----------------------------|------------------------------------------------|------|------|------|--|--|--|--|--|
| V <sub>CCINT</sub> | Supply voltage             | With respect to ground (3)                     | -0.5 | 3.6  | V    |  |  |  |  |  |
| V <sub>CCIO</sub>  |                            |                                                | -0.5 | 4.6  | V    |  |  |  |  |  |
| VI                 | DC input voltage           |                                                | -2.0 | 5.75 | V    |  |  |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin |                                                | -25  | 25   | mA   |  |  |  |  |  |
| T <sub>STG</sub>   | Storage temperature        | No bias                                        | -65  | 150  | °C   |  |  |  |  |  |
| T <sub>AMB</sub>   | Ambient temperature        | Under bias                                     | -65  | 135  | °C   |  |  |  |  |  |
| Τ <sub>J</sub>     | Junction temperature       | PQFP, RQFP, TQFP, and BGA packages, under bias |      | 135  | °C   |  |  |  |  |  |
|                    |                            | Ceramic PGA packages, under bias               |      | 150  | °C   |  |  |  |  |  |

| Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings | Notes (1), (2) |
|-------------------------------------------------------------------|----------------|
|-------------------------------------------------------------------|----------------|

| Table 25. APEX 20K 5.0-V Tolerant Device DC Operating Conditions (Part 2 of 2)       Notes (2), (7), (8) |                                                                           |                                                                                       |     |     |                       |      |  |  |  |
|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----------------------|------|--|--|--|
| Symbol                                                                                                   | Parameter                                                                 | Conditions                                                                            | Min | Тур | Max                   | Unit |  |  |  |
| V <sub>OL</sub>                                                                                          | 3.3-V low-level TTL output voltage                                        | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                        |     |     | 0.45                  | V    |  |  |  |
|                                                                                                          | 3.3-V low-level CMOS output voltage                                       | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                       |     |     | 0.2                   | V    |  |  |  |
|                                                                                                          | 3.3-V low-level PCI output voltage                                        | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(11) |     |     | $0.1 \times V_{CCIO}$ | V    |  |  |  |
|                                                                                                          | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                       |     |     | 0.2                   | V    |  |  |  |
|                                                                                                          |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.4                   | V    |  |  |  |
|                                                                                                          |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.7                   | V    |  |  |  |
| I <sub>I</sub>                                                                                           | Input pin leakage current                                                 | $V_1 = 5.75$ to $-0.5$ V                                                              | -10 |     | 10                    | μA   |  |  |  |
| I <sub>OZ</sub>                                                                                          | Tri-stated I/O pin leakage current                                        | $V_{O} = 5.75$ to $-0.5$ V                                                            | -10 |     | 10                    | μA   |  |  |  |
| I <sub>CC0</sub>                                                                                         | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | $V_1$ = ground, no load, no<br>toggling inputs, -1 speed<br>grade (12)                |     | 10  |                       | mA   |  |  |  |
|                                                                                                          |                                                                           | V <sub>1</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades (12)  |     | 5   |                       | mA   |  |  |  |
| R <sub>CONF</sub>                                                                                        | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (13)                                                        | 20  |     | 50                    | W    |  |  |  |
|                                                                                                          | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (13)                                                      | 30  |     | 80                    | W    |  |  |  |



Figure 34 shows the typical output drive characteristics of APEX 20K devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compatible with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). 5-V tolerant APEX 20K devices in the -1 speed grade are 5-V PCI compliant over all operating conditions.







**Altera Corporation** 



Figure 35 shows the output drive characteristics of APEX 20KE devices.

*Note to Figure 35:*(1) These are transient (AC) currents.

# **Timing Model**

The high-performance FastTrack and MegaLAB interconnect routing resources ensure predictable performance, accurate simulation, and accurate timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

#### Note to Tables 32 and 33:

(1) These timing parameters are sample-tested only.

Tables 34 through 37 show APEX 20KE LE, ESB, routing, and functional timing microparameters for the  $f_{MAX}$  timing model.

| Table 34. APEX 20KE LE Timing Microparameters |                                     |  |  |  |  |
|-----------------------------------------------|-------------------------------------|--|--|--|--|
| Symbol                                        | Parameter                           |  |  |  |  |
| t <sub>SU</sub>                               | LE register setup time before clock |  |  |  |  |
| t <sub>H</sub>                                | LE register hold time after clock   |  |  |  |  |
| t <sub>CO</sub>                               | LE register clock-to-output delay   |  |  |  |  |
| t <sub>LUT</sub>                              | LUT delay for data-in to data-out   |  |  |  |  |

| Table 35. APEX 20KE ESB Timing Microparameters |                                                            |  |  |  |  |
|------------------------------------------------|------------------------------------------------------------|--|--|--|--|
| Symbol                                         | Parameter                                                  |  |  |  |  |
| t <sub>ESBARC</sub>                            | ESB Asynchronous read cycle time                           |  |  |  |  |
| t <sub>ESBSRC</sub>                            | ESB Synchronous read cycle time                            |  |  |  |  |
| t <sub>ESBAWC</sub>                            | ESB Asynchronous write cycle time                          |  |  |  |  |
| t <sub>ESBSWC</sub>                            | ESB Synchronous write cycle time                           |  |  |  |  |
| t <sub>ESBWASU</sub>                           | ESB write address setup time with respect to WE            |  |  |  |  |
| t <sub>ESBWAH</sub>                            | ESB write address hold time with respect to WE             |  |  |  |  |
| t <sub>ESBWDSU</sub>                           | ESB data setup time with respect to WE                     |  |  |  |  |
| t <sub>ESBWDH</sub>                            | ESB data hold time with respect to WE                      |  |  |  |  |
| t <sub>ESBRASU</sub>                           | ESB read address setup time with respect to RE             |  |  |  |  |
| t <sub>ESBRAH</sub>                            | ESB read address hold time with respect to RE              |  |  |  |  |
| t <sub>ESBWESU</sub>                           | ESB WE setup time before clock when using input register   |  |  |  |  |
| t <sub>ESBWEH</sub>                            | ESB WE hold time after clock when using input register     |  |  |  |  |
| t <sub>ESBDATASU</sub>                         | ESB data setup time before clock when using input register |  |  |  |  |
| t <sub>ESBDATAH</sub>                          | ESB data hold time after clock when using input register   |  |  |  |  |
| t <sub>ESBWADDRSU</sub>                        | ESB write address setup time before clock when using input |  |  |  |  |
|                                                | registers                                                  |  |  |  |  |
| t <sub>ESBRADDRSU</sub>                        | ESB read address setup time before clock when using input  |  |  |  |  |
|                                                | registers                                                  |  |  |  |  |
| t <sub>ESBDATACO1</sub>                        | ESB clock-to-output delay when using output registers      |  |  |  |  |
| t <sub>ESBDATACO2</sub>                        | ESB clock-to-output delay without output registers         |  |  |  |  |
| t <sub>ESBDD</sub>                             | ESB data-in to data-out delay for RAM mode                 |  |  |  |  |
| t <sub>PD</sub>                                | ESB Macrocell input to non-registered output               |  |  |  |  |
| <b>t</b> PTERMSU                               | ESB Macrocell register setup time before clock             |  |  |  |  |
| t <sub>PTEBMCO</sub>                           | ESB Macrocell register clock-to-output delay               |  |  |  |  |

#### Notes to Tables 43 through 48:

- (1) This parameter is measured without using ClockLock or ClockBoost circuits.
- (2) This parameter is measured using ClockLock or ClockBoost circuits.

Tables 49 through 54 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K30E APEX 20KE devices.

| Table 49. EP20K30E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |  |  |
|---------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                                        | -1   |      |      | -2   | -    | 3    | Unit |  |  |
|                                                               | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>SU</sub>                                               | 0.01 |      | 0.02 |      | 0.02 |      | ns   |  |  |
| t <sub>H</sub>                                                | 0.11 |      | 0.16 |      | 0.23 |      | ns   |  |  |
| t <sub>CO</sub>                                               |      | 0.32 |      | 0.45 |      | 0.67 | ns   |  |  |
| t <sub>LUT</sub>                                              |      | 0.85 |      | 1.20 |      | 1.77 | ns   |  |  |

| Table 62. EP20K100E f <sub>MAX</sub> ESB Timing Microparameters |       |      |       |      |       |      |      |
|-----------------------------------------------------------------|-------|------|-------|------|-------|------|------|
| Symbol                                                          | -     | 1    |       | -2   | -3    |      | Unit |
|                                                                 | Min   | Max  | Min   | Max  | Min   | Max  |      |
| t <sub>ESBARC</sub>                                             |       | 1.61 |       | 1.84 |       | 1.97 | ns   |
| t <sub>ESBSRC</sub>                                             |       | 2.57 |       | 2.97 |       | 3.20 | ns   |
| t <sub>ESBAWC</sub>                                             |       | 0.52 |       | 4.09 |       | 4.39 | ns   |
| t <sub>ESBSWC</sub>                                             |       | 3.17 |       | 3.78 |       | 4.09 | ns   |
| t <sub>ESBWASU</sub>                                            | 0.56  |      | 6.41  |      | 0.63  |      | ns   |
| t <sub>ESBWAH</sub>                                             | 0.48  |      | 0.54  |      | 0.55  |      | ns   |
| t <sub>ESBWDSU</sub>                                            | 0.71  |      | 0.80  |      | 0.81  |      | ns   |
| t <sub>ESBWDH</sub>                                             | .048  |      | 0.54  |      | 0.55  |      | ns   |
| t <sub>ESBRASU</sub>                                            | 1.57  |      | 1.75  |      | 1.87  |      | ns   |
| t <sub>ESBRAH</sub>                                             | 0.00  |      | 0.00  |      | 0.20  |      | ns   |
| t <sub>ESBWESU</sub>                                            | 1.54  |      | 1.72  |      | 1.80  |      | ns   |
| t <sub>ESBWEH</sub>                                             | 0.00  |      | 0.00  |      | 0.00  |      | ns   |
| t <sub>ESBDATASU</sub>                                          | -0.16 |      | -0.20 |      | -0.20 |      | ns   |
| t <sub>ESBDATAH</sub>                                           | 0.13  |      | 0.13  |      | 0.13  |      | ns   |
| t <sub>ESBWADDRSU</sub>                                         | 0.12  |      | 0.08  |      | 0.13  |      | ns   |
| t <sub>ESBRADDRSU</sub>                                         | 0.17  |      | 0.15  |      | 0.19  |      | ns   |
| t <sub>ESBDATACO1</sub>                                         |       | 1.20 |       | 1.39 |       | 1.52 | ns   |
| t <sub>ESBDATACO2</sub>                                         |       | 2.54 |       | 2.99 |       | 3.22 | ns   |
| t <sub>ESBDD</sub>                                              |       | 3.06 |       | 3.56 |       | 3.85 | ns   |
| t <sub>PD</sub>                                                 |       | 1.73 |       | 2.02 |       | 2.20 | ns   |
| t <sub>PTERMSU</sub>                                            | 1.11  |      | 1.26  |      | 1.38  |      | ns   |
| t <sub>PTERMCO</sub>                                            |       | 1.19 |       | 1.40 |       | 1.08 | ns   |

| Table 63. EP20K100E f <sub>MAX</sub> Routing Delays |     |      |     |      |     |      |      |
|-----------------------------------------------------|-----|------|-----|------|-----|------|------|
| Symbol                                              | -1  |      | -2  |      | -3  |      | Unit |
|                                                     | Min | Max  | Min | Max  | Min | Max  |      |
| t <sub>F1-4</sub>                                   |     | 0.24 |     | 0.27 |     | 0.29 | ns   |
| t <sub>F5-20</sub>                                  |     | 1.04 |     | 1.26 |     | 1.52 | ns   |
| t <sub>F20+</sub>                                   |     | 1.12 |     | 1.36 |     | 1.86 | ns   |

| Table 69. EP20K160E f <sub>MAX</sub> Routing Delays |         |      |     |      |     |      |      |
|-----------------------------------------------------|---------|------|-----|------|-----|------|------|
| Symbol                                              | ıbol -1 |      | -2  |      | -3  |      | Unit |
|                                                     | Min     | Max  | Min | Max  | Min | Max  |      |
| t <sub>F1-4</sub>                                   |         | 0.25 |     | 0.26 |     | 0.28 | ns   |
| t <sub>F5-20</sub>                                  |         | 1.00 |     | 1.18 |     | 1.35 | ns   |
| t <sub>F20+</sub>                                   |         | 1.95 |     | 2.19 |     | 2.30 | ns   |

| Symbol             | -1   |     | -2   |     | -3   |     | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max | 1    |
| t <sub>CH</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CL</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>ESBCH</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBCL</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBWP</sub> | 1.15 |     | 1.45 |     | 1.73 |     | ns   |
| t <sub>ESBRP</sub> | 0.93 |     | 1.15 |     | 1.38 |     | ns   |

| Table 71. EP20K160E External Timing Parameters |      |      |      |      |      |      |      |
|------------------------------------------------|------|------|------|------|------|------|------|
| Symbol                                         | -1   |      | -2   |      | -3   |      | Unit |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>INSU</sub>                              | 2.23 |      | 2.34 |      | 2.47 |      | ns   |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>outco</sub>                             | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns   |
| t <sub>insupll</sub>                           | 2.12 |      | 2.07 |      | -    |      | ns   |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns   |
| t <sub>outcopll</sub>                          | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns   |

| Table 78. EP20K200E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |
|--------------------------------------------------------------|------|------|------|------|------|------|------|
| Symbol                                                       |      | ·1   | -    | 2    | -3   |      | Unit |
|                                                              | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>INSUBIDIR</sub>                                       | 2.81 |      | 3.19 |      | 3.54 |      | ns   |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns   |
| t <sub>xzbidir</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns   |
| t <sub>ZXBIDIR</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns   |
| t <sub>insubidirpll</sub>                                    | 3.30 |      | 3.64 |      | -    |      | ns   |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns   |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns   |
| t <sub>xzbidirpll</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns   |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns   |

Tables 79 through 84 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices.

| Table 79. EP20K300E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |
|----------------------------------------------------------------|------|------|------|------|------|------|------|
| Symbol                                                         | -1   |      | -2   |      | -3   |      | Unit |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>SU</sub>                                                | 0.16 |      | 0.17 |      | 0.18 |      | ns   |
| t <sub>H</sub>                                                 | 0.31 |      | 0.33 |      | 0.38 |      | ns   |
| t <sub>CO</sub>                                                |      | 0.28 |      | 0.38 |      | 0.51 | ns   |
| t <sub>LUT</sub>                                               |      | 0.79 |      | 1.07 |      | 1.43 | ns   |

SRAM configuration elements allow APEX 20K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming usermode operation. In-field upgrades can be performed by distributing new configuration files.

# **Configuration Schemes**

The configuration data for an APEX 20K device can be loaded with one of five configuration schemes (see Table 111), chosen on the basis of the target application. An EPC2 or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of an APEX 20K device. When a configuration device is used, the system can configure automatically at system power-up.

Multiple APEX 20K devices can be configured in any of five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device.

| Table 111. Data Sources for Configuration |                                                                                          |  |  |  |  |  |
|-------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|--|--|
| Configuration Scheme                      | Data Source                                                                              |  |  |  |  |  |
| Configuration device                      | EPC1, EPC2, EPC16 configuration devices                                                  |  |  |  |  |  |
| Passive serial (PS)                       | MasterBlaster or ByteBlasterMV download cable or serial data source                      |  |  |  |  |  |
| Passive parallel asynchronous (PPA)       | Parallel data source                                                                     |  |  |  |  |  |
| Passive parallel synchronous (PPS)        | Parallel data source                                                                     |  |  |  |  |  |
| JTAG                                      | MasterBlaster or ByteBlasterMV download cable or a microprocessor with a Jam or JBC File |  |  |  |  |  |



For more information on configuration, see *Application Note* 116 (*Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices.*)

# **Device Pin-Outs**

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information