Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 832 | | Number of Logic Elements/Cells | 8320 | | Total RAM Bits | 106496 | | Number of I/O | 168 | | Number of Gates | 526000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 240-BFQFP | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k200eqc240-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 5. APEX 20K FineLine BGA Package Options & I/O Count Notes (1), (2) | | | | | | |---------------------------------------------------------------------------|---------|---------|---------|----------------|-----------| | Device | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin | | EP20K30E | 93 | 128 | | | | | EP20K60E | 93 | 196 | | | | | EP20K100 | | 252 | | | | | EP20K100E | 93 | 246 | | | | | EP20K160E | | | 316 | | | | EP20K200 | | | 382 | | | | EP20K200E | | | 376 | 376 | | | EP20K300E | | | | 408 | | | EP20K400 | | | | 502 <i>(3)</i> | | | EP20K400E | | | | 488 (3) | | | EP20K600E | | | | 508 (3) | 588 | | EP20K1000E | | | | 508 (3) | 708 | | EP20K1500E | | | | | 808 | #### Notes to Tables 4 and 5: - (1) I/O counts include dedicated input and clock pins. - (2) APEX 20K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), 1.27-mm pitch ball-grid array (BGA), 1.00-mm pitch FineLine BGA, and pin-grid array (PGA) packages. - (3) This device uses a thermally enhanced package, which is taller than the regular package. Consult the *Altera Device Package Information Data Sheet* for detailed package size information. | Table 6. APEX 20K QFP, BGA & PGA Package Sizes | | | | | | | | |--------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------------|-------------|-------------|--| | Feature | 144-Pin TQFP | 208-Pin QFP | 240-Pin QFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA | | | Pitch (mm) | 0.50 | 0.50 | 0.50 | 1.27 | 1.27 | _ | | | Area (mm <sup>2</sup> ) | 484 | 924 | 1,218 | 1,225 | 2,025 | 3,906 | | | $\begin{array}{c} \text{Length} \times \text{Width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22 | 30.4 × 30.4 | 34.9 × 34.9 | 35 × 35 | 45 × 45 | 62.5 × 62.5 | | | Table 7. APEX 20K FineLine BGA Package Sizes | | | | | | | | |-------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|--|--| | Feature 144 Pin 324 Pin 484 Pin 672 Pin 1,020 Pin | | | | | | | | | Pitch (mm) | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | | | | Area (mm <sup>2</sup> ) | 169 | 361 | 529 | 729 | 1,089 | | | | Length $\times$ Width (mm $\times$ mm) $13 \times 13$ $19 \times 19$ $23 \times 23$ $27 \times 27$ $33 \times 33$ | | | | | | | | Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions. Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs. If both the rising and falling edges of a clock are used in a LAB, both LAB-wide clock signals are used. The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack Interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit. Figure 4. LAB Control Signal Generation #### Notes to Figure 4: - (1) APEX 20KE devices have four dedicated clocks. - (2) The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the LAB. - (3) The SYNCCLR signal can be generated by the local interconnect or global signals. The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output. #### Clear & Preset Logic Control Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NoT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NoT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted. In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset. #### FastTrack Interconnect In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9. From Previous Macrocell Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch 32 Signals from To Next Figure 16. APEX 20K Parallel Expanders ## Embedded System Block Local Interconnect The ESB can implement various types of memory blocks, including dual-port RAM, ROM, FIFO, and CAM blocks. The ESB includes input and output registers; the input registers synchronize writes, and the output registers can pipeline designs to improve system performance. The ESB offers a dual-port mode, which supports simultaneous reads and writes at two different clock frequencies. Figure 17 shows the ESB block diagram. Macrocell ESBs can implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the ESB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. Circuits using the ESB's self-timed RAM must only meet the setup and hold time specifications of the global clock. ESB inputs are driven by the adjacent local interconnect, which in turn can be driven by the MegaLAB or FastTrack Interconnect. Because the ESB can be driven by the local interconnect, an adjacent LE can drive it directly for fast memory access. ESB outputs drive the MegaLAB and FastTrack Interconnect. In addition, ten ESB outputs, nine of which are unique output lines, drive the local interconnect for fast connection to adjacent LEs or for fast feedback product-term logic. When implementing memory, each ESB can be configured in any of the following sizes: $128 \times 16$ , $256 \times 8$ , $512 \times 4$ , $1,024 \times 2$ , or $2,048 \times 1$ . By combining multiple ESBs, the Quartus II software implements larger memory blocks automatically. For example, two $128 \times 16$ RAM blocks can be combined to form a $128 \times 32$ RAM block, and two $512 \times 4$ RAM blocks can be combined to form a $512 \times 8$ RAM block. Memory performance does not degrade for memory blocks up to 2,048 words deep. Each ESB can implement a 2,048-word-deep memory; the ESBs are used in parallel, eliminating the need for any external control logic and its associated delays. To create a high-speed memory block that is more than 2,048 words deep, ESBs drive tri-state lines. Each tri-state line connects all ESBs in a column of MegaLAB structures, and drives the MegaLAB interconnect and row and column FastTrack Interconnect throughout the column. Each ESB incorporates a programmable decoder to activate the tri-state driver appropriately. For instance, to implement 8,192-word-deep memory, four ESBs are used. Eleven address lines drive the ESB memory, and two more drive the tri-state decoder. Depending on which 2,048-word memory page is selected, the appropriate ESB driver is turned on, driving the output to the tri-state line. The Quartus II software automatically combines ESBs with tri-state lines to form deeper memory blocks. The internal tri-state control logic is designed to avoid internal contention and floating lines. See Figure 18. Figure 22. ESB in Single-Port Mode Note (1) Notes to Figure 22: - (1) All registers can be asynchronously cleared by ESB local interconnect signals, global signals, or the chip-wide reset. - (2) APEX 20KE devices have four dedicated clocks. ### **Content-Addressable Memory** In APEX 20KE devices, the ESB can implement CAM. CAM can be thought of as the inverse of RAM. When read, RAM outputs the data for a given address. Conversely, CAM outputs an address for a given data word. For example, if the data FA12 is stored in address 14, the CAM outputs 14 when FA12 is driven into it. CAM is used for high-speed search operations. When searching for data within a RAM block, the search is performed serially. Thus, finding a particular data word can take many cycles. CAM searches all addresses in parallel and outputs the address storing a particular word. When a match is found, a match flag is set high. Figure 23 shows the CAM block diagram. For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used. | Table 14. Multiplication Factor Combinations | | | | | |----------------------------------------------|--|--|--|--| | Clock 1 Clock 2 | | | | | | ×1 ×1 | | | | | | ×1,×2 ×2 | | | | | | ×1, ×2, ×4 ×4 | | | | | #### **APEX 20KE ClockLock Feature** APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs. The following sections describe some of the features offered by the APEX 20KE PLLs. #### External PLL Feedback The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM. #### Clock Multiplication The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by $m/(n \times k)$ or $m/(n \times v)$ , where m and k range from 2 to 160, and n and v range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements. All specifications are always representative of worst-case supply voltage and junction temperature conditions. All output-pin-timing specifications are reported for maximum driver strength. Figure 36 shows the $f_{MAX}$ timing model for APEX 20K devices. Figure 37 shows the $f_{MAX}$ timing model for APEX 20KE devices. These parameters can be used to estimate $f_{MAX}$ for multiple levels of logic. Quartus II software timing analysis should be used for more accurate timing information. #### Figure 39. ESB Synchronous Timing Waveforms #### **ESB Synchronous Read** #### ESB Synchronous Write (ESB Output Registers Used) Figure 40 shows the timing model for bidirectional I/O pin timing. Figure 40. Synchronous Bidirectional Pin External Timing #### Notes to Figure 40: - (1) The output enable and input registers are LE registers in the LAB adjacent to a bidirectional row pin. The output enable register is set with "Output Enable Routing= Signal-Pin" option in the Quartus II software. - (2) The LAB adjacent input register is set with "Decrease Input Delay to Internal Cells=Off". This maintains a zero hold time for lab adjacent registers while giving a fast, position independent setup time. A faster setup time with zero hold time is possible by setting "Decrease Input Delay to Internal Cells=ON" and moving the input register farther away from the bidirectional pin. The exact position where zero hold occurs with the minimum setup time, varies with device density and speed grade. Table 31 describes the $f_{MAX}$ timing parameters shown in Figure 36 on page 68. | Symbol | Parameter | | | |-------------------------|----------------------------------------------------------------|--|--| | t <sub>SU</sub> | LE register setup time before clock | | | | t <sub>H</sub> | LE register hold time after clock | | | | $t_{CO}$ | LE register clock-to-output delay | | | | t <sub>LUT</sub> | LUT delay for data-in | | | | t <sub>ESBRC</sub> | ESB Asynchronous read cycle time | | | | t <sub>ESBWC</sub> | ESB Asynchronous write cycle time | | | | t <sub>ESBWESU</sub> | ESB WE setup time before clock when using input register | | | | t <sub>ESBDATASU</sub> | ESB data setup time before clock when using input register | | | | t <sub>ESBDATAH</sub> | ESB data hold time after clock when using input register | | | | t <sub>ESBADDRSU</sub> | ESB address setup time before clock when using input registers | | | | t <sub>ESBDATACO1</sub> | ESB clock-to-output delay when using output registers | | | | Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 2 of 2) | | | | | |---------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------|--|--| | Symbol | Parameter | | | | | t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers | | | | | t <sub>ESBDD</sub> | ESB data-in to data-out delay for RAM mode | | | | | t <sub>PD</sub> | ESB macrocell input to non-registered output | - | | | | t <sub>PTERMSU</sub> | ESB macrocell register setup time before clock | | | | | t <sub>PTERMCO</sub> | ESB macrocell register clock-to-output delay | ESB macrocell register clock-to-output delay | | | | t <sub>F1-4</sub> | Fanout delay using local interconnect | Fanout delay using local interconnect | | | | t <sub>F5-20</sub> | Fanout delay using MegaLab Interconnect | | | | | t <sub>F20+</sub> | Fanout delay using FastTrack Interconnect | | | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | | | t <sub>CL</sub> | Minimum clock low time from clock pin | | | | | t <sub>CLRP</sub> | LE clear pulse width | | | | | t <sub>PREP</sub> | LE preset pulse width | | | | | t <sub>ESBCH</sub> | Clock high time | | | | | t <sub>ESBCL</sub> | Clock low time | | | | | t <sub>ESBWP</sub> | Write pulse width | | | | | t <sub>ESBRP</sub> | Read pulse width | | | | Tables 32 and 33 describe APEX 20K external timing parameters. | Table 32. APEX 20K External Timing Parameters Note (1) | | | | | |--------------------------------------------------------|---------------------------------------------------------|--|--|--| | Symbol | Clock Parameter | | | | | t <sub>INSU</sub> | Setup time with global clock at IOE register | | | | | t <sub>INH</sub> | Hold time with global clock at IOE register | | | | | tоитсо | Clock-to-output delay with global clock at IOE register | | | | | Table 33. APEX 20K External Bidirectional Timing Parameters Note (1) | | | | | |------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--| | Symbol | Parameter | Conditions | | | | t <sub>INSUBIDIR</sub> | Setup time for bidirectional pins with global clock at same-row or same-column LE register | | | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at same-row or same-column LE register | | | | | <sup>t</sup> OUTCOBIDIR | Clock-to-output delay for bidirectional pins with global clock at IOE register | C1 = 10 pF | | | | t <sub>XZBIDIR</sub> | Synchronous IOE output buffer disable delay | C1 = 10 pF | | | | t <sub>ZXBIDIR</sub> | Synchronous IOE output buffer enable delay, slow slew rate = off | C1 = 10 pF | | | | Table 36. APEX 20KE Routing Timing Microparameters Note (1) | | | | | |---------------------------------------------------------------|----------------------------------------------------|--|--|--| | Symbol | Symbol Parameter | | | | | t <sub>F1-4</sub> | Fanout delay using Local Interconnect | | | | | t <sub>F5-20</sub> | Fanout delay estimate using MegaLab Interconnect | | | | | t <sub>F20+</sub> | Fanout delay estimate using FastTrack Interconnect | | | | #### Note to Table 36: (1) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance. | Table 37. APEX 20KE Functional Timing Microparameters | | | | | |-------------------------------------------------------|----------------------------------------|--|--|--| | Symbol | Parameter | | | | | TCH | Minimum clock high time from clock pin | | | | | TCL | Minimum clock low time from clock pin | | | | | TCLRP | LE clear Pulse Width | | | | | TPREP | LE preset pulse width | | | | | TESBCH | Clock high time for ESB | | | | | TESBCL | Clock low time for ESB | | | | | TESBWP | Write pulse width | | | | | TESBRP | Read pulse width | | | | Tables 38 and 39 describe the APEX 20KE external timing parameters. | Table 38. APEX 20KE External Timing Parameters Note (1) | | | | | |---------------------------------------------------------|----------------------------------------------------------------|------------|--|--| | Symbol | Clock Parameter | Conditions | | | | t <sub>INSU</sub> | Setup time with global clock at IOE input register | | | | | t <sub>INH</sub> | Hold time with global clock at IOE input register | | | | | t <sub>OUTCO</sub> | Clock-to-output delay with global clock at IOE output register | C1 = 10 pF | | | | t <sub>INSUPLL</sub> | Setup time with PLL clock at IOE input register | | | | | t <sub>INHPLL</sub> | Hold time with PLL clock at IOE input register | | | | | t <sub>OUTCOPLL</sub> | Clock-to-output delay with PLL clock at IOE output register | C1 = 10 pF | | | | Symbol | - | 1 | | -2 | | 3 | Unit | |-------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 2.03 | | 2.86 | | 4.24 | ns | | t <sub>ESBSRC</sub> | | 2.58 | | 3.49 | | 5.02 | ns | | t <sub>ESBAWC</sub> | | 3.88 | | 5.45 | | 8.08 | ns | | t <sub>ESBSWC</sub> | | 4.08 | | 5.35 | | 7.48 | ns | | t <sub>ESBWASU</sub> | 1.77 | | 2.49 | | 3.68 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.95 | | 2.74 | | 4.05 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.96 | | 2.75 | | 4.07 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.80 | | 2.73 | | 4.28 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.07 | | 0.48 | | 1.17 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.30 | | 0.80 | | 1.64 | | ns | | t <sub>ESBRADDRSU</sub> | 0.37 | | 0.90 | | 1.78 | | ns | | t <sub>ESBDATACO1</sub> | | 1.11 | | 1.32 | | 1.67 | ns | | t <sub>ESBDATACO2</sub> | | 2.65 | | 3.73 | | 5.53 | ns | | t <sub>ESBDD</sub> | | 3.88 | | 5.45 | | 8.08 | ns | | t <sub>PD</sub> | | 1.91 | _ | 2.69 | | 3.98 | ns | | t <sub>PTERMSU</sub> | 1.04 | | 1.71 | | 2.82 | | ns | | t <sub>PTERMCO</sub> | | 1.13 | | 1.34 | | 1.69 | ns | | Table 51. EP2 | Table 51. EP20K30E f <sub>MAX</sub> Routing Delays | | | | | | | | | | |--------------------|----------------------------------------------------|------|-----|------|-----|------|------|--|--|--| | Symbol | - | 1 | , | -2 | -; | 3 | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>F1-4</sub> | | 0.24 | | 0.27 | | 0.31 | ns | | | | | t <sub>F5-20</sub> | | 1.03 | | 1.14 | | 1.30 | ns | | | | | t <sub>F20+</sub> | | 1.42 | | 1.54 | | 1.77 | ns | | | | | Symbol | - | 1 | - | -2 | -; | 3 | Unit | |-------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.83 | | 2.57 | | 3.79 | ns | | t <sub>ESBSRC</sub> | | 2.46 | | 3.26 | | 4.61 | ns | | t <sub>ESBAWC</sub> | | 3.50 | | 4.90 | | 7.23 | ns | | t <sub>ESBSWC</sub> | | 3.77 | | 4.90 | | 6.79 | ns | | t <sub>ESBWASU</sub> | 1.59 | | 2.23 | | 3.29 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.75 | | 2.46 | | 3.62 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.76 | | 2.47 | | 3.64 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.68 | | 2.49 | | 3.87 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.08 | | 0.43 | | 1.04 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.29 | | 0.72 | | 1.46 | | ns | | t <sub>ESBRADDRSU</sub> | 0.36 | | 0.81 | | 1.58 | | ns | | t <sub>ESBDATACO1</sub> | | 1.06 | | 1.24 | | 1.55 | ns | | t <sub>ESBDATACO2</sub> | | 2.39 | | 3.35 | | 4.94 | ns | | t <sub>ESBDD</sub> | | 3.50 | | 4.90 | | 7.23 | ns | | t <sub>PD</sub> | | 1.72 | | 2.41 | | 3.56 | ns | | t <sub>PTERMSU</sub> | 0.99 | | 1.56 | | 2.55 | | ns | | t <sub>PTERMCO</sub> | | 1.07 | | 1.26 | | 1.08 | ns | | Symbol | - | 1 | - | 2 | - | 3 | Unit | |---------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 2.81 | | 3.19 | | 3.54 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns | | t <sub>XZBIDIR</sub> | | 7.51 | | 8.32 | | 8.67 | ns | | tzxbidir | | 7.51 | | 8.32 | | 8.67 | ns | | t <sub>INSUBIDIRPLL</sub> | 3.30 | | 3.64 | | - | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcobidirpll | 0.50 | 3.01 | 0.50 | 3.36 | - | - | ns | | t <sub>XZBIDIRPLL</sub> | | 5.40 | | 6.05 | | - | ns | | tzxbidirpll | | 5.40 | | 6.05 | | - | ns | Tables 79 through 84 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices. | Table 79. EP2 | Table 79. EP20K300E f <sub>MAX</sub> LE Timing Microparameters | | | | | | | | | | |------------------|----------------------------------------------------------------|------|------|------|------|------|------|--|--|--| | Symbol | - | 1 | -2 | | -3 | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>SU</sub> | 0.16 | | 0.17 | | 0.18 | | ns | | | | | t <sub>H</sub> | 0.31 | | 0.33 | | 0.38 | | ns | | | | | t <sub>CO</sub> | | 0.28 | | 0.38 | | 0.51 | ns | | | | | t <sub>LUT</sub> | | 0.79 | | 1.07 | | 1.43 | ns | | | | | Symbol | - | 1 | - | -2 | | 3 | Unit | |-------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.79 | | 2.44 | | 3.25 | ns | | t <sub>ESBSRC</sub> | | 2.40 | | 3.12 | | 4.01 | ns | | t <sub>ESBAWC</sub> | | 3.41 | | 4.65 | | 6.20 | ns | | t <sub>ESBSWC</sub> | | 3.68 | | 4.68 | | 5.93 | ns | | t <sub>ESBWASU</sub> | 1.55 | | 2.12 | | 2.83 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.71 | | 2.33 | | 3.11 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.72 | | 2.34 | | 3.13 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.63 | | 2.36 | | 3.28 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.07 | | 0.39 | | 0.80 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.27 | | 0.67 | | 1.17 | | ns | | t <sub>ESBRADDRSU</sub> | 0.34 | | 0.75 | | 1.28 | | ns | | t <sub>ESBDATACO1</sub> | | 1.03 | | 1.20 | | 1.40 | ns | | t <sub>ESBDATACO2</sub> | | 2.33 | | 3.18 | | 4.24 | ns | | t <sub>ESBDD</sub> | | 3.41 | | 4.65 | | 6.20 | ns | | t <sub>PD</sub> | | 1.68 | | 2.29 | | 3.06 | ns | | t <sub>PTERMSU</sub> | 0.96 | | 1.48 | | 2.14 | | ns | | t <sub>PTERMCO</sub> | | 1.05 | | 1.22 | | 1.42 | ns | | Table 81. EP2 | OK300E f <sub>MAX</sub> I | Routing Delay | s | | | | | |--------------------|---------------------------|---------------|-----|------|-----|------|------| | Symbol | -1 | | | 2 | - | 3 | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>F1-4</sub> | | 0.22 | | 0.24 | | 0.26 | ns | | t <sub>F5-20</sub> | | 1.33 | | 1.43 | | 1.58 | ns | | t <sub>F20+</sub> | | 3.63 | | 3.93 | | 4.35 | ns | | Symbol | -1 | -1 | | -2 | | 3 | Unit | |--------------------|------|-----|------|-----|------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CLRP</sub> | 0.19 | | 0.26 | | 0.35 | | ns | | t <sub>PREP</sub> | 0.19 | | 0.26 | | 0.35 | | ns | | t <sub>ESBCH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBCL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBWP</sub> | 1.25 | | 1.71 | | 2.28 | | ns | | t <sub>ESBRP</sub> | 1.01 | | 1.38 | | 1.84 | | ns | | Symbol | ol -1 | 1 | - | 2 | -3 | } | Unit | |----------------------|-------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.31 | | 2.44 | | 2.57 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns | | t <sub>INSUPLL</sub> | 1.76 | | 1.85 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcople | 0.50 | 2.65 | 0.50 | 2.95 | _ | - | ns | | Symbol | - | 1 | - | 2 | - | 3 | Unit | |---------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 2.77 | | 2.85 | | 3.11 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns | | t <sub>XZBIDIR</sub> | | 7.59 | | 8.30 | | 9.09 | ns | | t <sub>ZXBIDIR</sub> | | 7.59 | | 8.30 | | 9.09 | ns | | t <sub>INSUBIDIRPLL</sub> | 2.50 | | 2.76 | | - | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcobidirpll | 0.50 | 2.65 | 0.50 | 2.95 | - | - | ns | | <sup>t</sup> xzbidirpll | | 5.00 | | 5.43 | | - | ns | | tzxbidirpll | | 5.00 | | 5.43 | | - | ns | | Symbol | -1 Speed | -1 Speed Grade | | -2 Speed Grade | | d Grade | Unit | |--------------------|----------|----------------|------|----------------|------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>CL</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>CLRP</sub> | 0.18 | | 0.26 | | 0.34 | | ns | | t <sub>PREP</sub> | 0.18 | | 0.26 | | 0.34 | | ns | | t <sub>ESBCH</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>ESBCL</sub> | 2.00 | | 2.50 | | 2.75 | | ns | | t <sub>ESBWP</sub> | 1.17 | | 1.68 | | 2.18 | | ns | | t <sub>ESBRP</sub> | 0.95 | | 1.35 | | 1.76 | | ns | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | Unit | | |----------------------|----------------|------|---------|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.74 | | 2.74 | | 2.87 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 5.51 | 2.00 | 6.06 | 2.00 | 6.61 | ns | | t <sub>INSUPLL</sub> | 1.86 | | 1.96 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcople | 0.50 | 2.62 | 0.50 | 2.91 | - | - | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | 7 | | t <sub>INSUBIDIR</sub> | 0.64 | | 0.98 | | 1.08 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 5.51 | 2.00 | 6.06 | 2.00 | 6.61 | ns | | t <sub>XZBIDIR</sub> | | 6.10 | | 6.74 | | 7.10 | ns | | t <sub>ZXBIDIR</sub> | | 6.10 | | 6.74 | | 7.10 | ns | | t <sub>INSUBIDIRPLL</sub> | 2.26 | | 2.68 | | = | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | = | | ns | | toutcobidirpll | 0.50 | 2.62 | 0.50 | 2.91 | = | - | ns | | <sup>t</sup> xzbidirpll | | 3.21 | | 3.59 | | - | ns | | tzxbidirpll | | 3.21 | | 3.59 | | - | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |-------------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.78 | | 2.02 | | 1.95 | ns | | t <sub>ESBSRC</sub> | | 2.52 | | 2.91 | | 3.14 | ns | | t <sub>ESBAWC</sub> | | 3.52 | | 4.11 | | 4.40 | ns | | t <sub>ESBSWC</sub> | | 3.23 | | 3.84 | | 4.16 | ns | | t <sub>ESBWASU</sub> | 0.62 | | 0.67 | | 0.61 | | ns | | t <sub>ESBWAH</sub> | 0.41 | | 0.55 | | 0.55 | | ns | | t <sub>ESBWDSU</sub> | 0.77 | | 0.79 | | 0.81 | | ns | | t <sub>ESBWDH</sub> | 0.41 | | 0.55 | | 0.55 | | ns | | t <sub>ESBRASU</sub> | 1.74 | | 1.92 | | 1.85 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.01 | | 0.23 | | ns | | t <sub>ESBWESU</sub> | 2.07 | | 2.28 | | 2.41 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.25 | | 0.27 | | 0.29 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.11 | | 0.04 | | 0.11 | | ns | | t <sub>ESBRADDRSU</sub> | 0.14 | | 0.11 | | 0.16 | | ns | | t <sub>ESBDATACO1</sub> | | 1.29 | | 1.50 | | 1.63 | ns | | t <sub>ESBDATACO2</sub> | | 2.55 | | 2.99 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 3.12 | | 3.57 | | 3.85 | ns | | t <sub>PD</sub> | | 1.84 | | 2.13 | | 2.32 | ns | | t <sub>PTERMSU</sub> | 1.08 | | 1.19 | | 1.32 | | ns | | t <sub>PTERMCO</sub> | | 1.31 | | 1.53 | | 1.66 | ns | | Table 105. EP20K1500E f <sub>MAX</sub> Routing Delays | | | | | | | | | | |-------------------------------------------------------|---------|---------|--------|----------|---------|---------|------|--|--| | Symbol | -1 Spee | d Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>F1-4</sub> | | 0.28 | | 0.28 | | 0.28 | ns | | | | t <sub>F5-20</sub> | | 1.36 | | 1.50 | | 1.62 | ns | | | | t <sub>F20+</sub> | | 4.43 | | 4.48 | | 5.07 | ns | | | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>INSUBIDIR</sub> | 3.47 | | 3.68 | | 3.99 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 6.18 | 2.00 | 6.81 | 2.00 | 7.36 | ns | | t <sub>XZBIDIR</sub> | | 6.91 | | 7.62 | | 8.38 | ns | | t <sub>ZXBIDIR</sub> | | 6.91 | | 7.62 | | 8.38 | ns | | t <sub>INSUBIDIRPLL</sub> | 3.05 | | 3.26 | | | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | | | ns | | toutcobidirpll | 0.50 | 2.67 | 0.50 | 2.99 | | | ns | | t <sub>XZBIDIRPLL</sub> | | 3.41 | | 3.80 | | | ns | | tzxbidirpll | | 3.41 | | 3.80 | | | ns | Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value. | Table 109. Selectable I/O Standard Input Delays | | | | | | | | | |-------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | Min | | | LVCMOS | | 0.00 | | 0.00 | | 0.00 | ns | | | LVTTL | | 0.00 | | 0.00 | | 0.00 | ns | | | 2.5 V | | 0.00 | | 0.04 | | 0.05 | ns | | | 1.8 V | | -0.11 | | 0.03 | | 0.04 | ns | | | PCI | | 0.01 | | 0.09 | | 0.10 | ns | | | GTL+ | | -0.24 | | -0.23 | | -0.19 | ns | | | SSTL-3 Class I | | -0.32 | | -0.21 | | -0.47 | ns | | | SSTL-3 Class II | | -0.08 | | 0.03 | | -0.23 | ns | | | SSTL-2 Class I | | -0.17 | | -0.06 | | -0.32 | ns | | | SSTL-2 Class II | | -0.16 | | -0.05 | | -0.31 | ns | | | LVDS | | -0.12 | | -0.12 | | -0.12 | ns | | | CTT | | 0.00 | | 0.00 | | 0.00 | ns | | | AGP | | 0.00 | | 0.00 | | 0.00 | ns | |