# E·XFL

## Altera - EP20K200EQC240-3N Datasheet



Welcome to <u>E-XFL.COM</u>

## Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

## Details

| 2000                           |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Active                                                         |
| Number of LABs/CLBs            | 832                                                            |
| Number of Logic Elements/Cells | -                                                              |
| Total RAM Bits                 |                                                                |
| Number of I/O                  | 168                                                            |
| Number of Gates                |                                                                |
| Voltage - Supply               | 1.71V ~ 1.89V                                                  |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                |
| Package / Case                 | 240-BQFP                                                       |
| Supplier Device Package        | 240-PQFP (32x32)                                               |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k200eqc240-3n |
|                                |                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible clock management circuitry with up to four phase-locked loops (PLLs)
  - Built-in low-skew clock tree
  - Up to eight global clock signals
  - ClockLock<sup>®</sup> feature reducing clock delay and skew
  - ClockBoost<sup>®</sup> feature providing clock multiplication and division
  - ClockShift<sup>TM</sup> programmable clock phase and delay shifting
- Powerful I/O features
  - Compliant with peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
  - Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.)
  - Bidirectional I/O performance  $(t_{CO} + t_{SU})$  up to 250 MHz
  - LVDS performance up to 840 Mbits per channel
  - Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic
  - MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
  - Programmable clamp to V<sub>CCIO</sub>
  - Individual tri-state output enable control for each pin
  - Programmable output slew-rate control to reduce switching noise
  - Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I)
  - Pull-up on I/O pins before and during configuration
- Advanced interconnect structure
  - Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect
- Advanced packaging options
  - Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7)
  - FineLine BGA<sup>®</sup> packages maximize board space efficiency
- Advanced software support
  - Software design support and automatic place-and-route provided by the Altera<sup>®</sup> Quartus<sup>®</sup> II development system for

## General Description

APEX<sup>™</sup> 20K devices are the first PLDs designed with the MultiCore architecture, which combines the strengths of LUT-based and productterm-based devices with an enhanced memory structure. LUT-based logic provides optimized performance and efficiency for data-path, registerintensive, mathematical, or digital signal processing (DSP) designs. Product-term-based logic is optimized for complex combinatorial paths, such as complex state machines. LUT- and product-term-based logic combined with memory functions and a wide variety of MegaCore and AMPP functions make the APEX 20K device architecture uniquely suited for system-on-a-programmable-chip designs. Applications historically requiring a combination of LUT-, product-term-, and memory-based devices can now be integrated into one APEX 20K device.

APEX 20KE devices are a superset of APEX 20K devices and include additional features such as advanced I/O standard support, CAM, additional global clocks, and enhanced ClockLock clock circuitry. In addition, APEX 20KE devices extend the APEX 20K family to 1.5 million gates. APEX 20KE devices are denoted with an "E" suffix in the device name (e.g., the EP20K1000E device is an APEX 20KE device). Table 8 compares the features included in APEX 20K and APEX 20KE devices.

## Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

## **MegaLAB Structure**

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.





The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

## Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

## FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.



Figure 18. Deep Memory Block Implemented with Multiple ESBs

The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two or four ESBs are used to support two simultaneous reads or writes. This functionality is shown in Figure 19.



## Input/Output Clock Mode

The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode.



## Figure 21. ESB in Input/Output Clock Mode

### Notes to Figure 21:

All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. (1)APEX 20KE devices have four dedicated clocks. (2)

## Single-Port Mode

The APEX 20K ESB also supports a single-port mode, which is used when simultaneous reads and writes are not required. See Figure 22.

### Altera Corporation

Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software.

| Table 10. APEX 20K Programmable Delay Chains |                                         |  |  |
|----------------------------------------------|-----------------------------------------|--|--|
| Programmable Delays                          | Quartus II Logic Option                 |  |  |
| Input pin to core delay                      | Decrease input delay to internal cells  |  |  |
| Input pin to input register delay            | Decrease input delay to input register  |  |  |
| Core to output register delay                | Decrease input delay to output register |  |  |
| Output register $t_{CO}$ delay               | Increase delay to output pin            |  |  |

## The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices.

The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up.



### Figure 29. APEX 20KE I/O Banks

### Notes to Figure 29:

- For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE Devices).
- (2) If the LVDS input and output blocks are not used for LVDS, they can support all of the I/O standards and can be used as input, output, or bidirectional pins with V<sub>CCIO</sub> set to 3.3 V, 2.5 V, or 1.8 V.

## Power Sequencing & Hot Socketing

Because APEX 20K and APEX 20KE devices can be used in a mixedvoltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the  $V_{CCIO}$  and  $V_{CCINT}$  power supplies may be powered in any order.

For more information, please refer to the "Power Sequencing Considerations" section in the *Configuring APEX 20KE & APEX 20KC Devices* chapter of the *Configuration Devices Handbook*.

Signals can be driven into APEX 20K devices before and during power-up without damaging the device. In addition, APEX 20K devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20K and APEX 20KE devices operate as specified by the user.

## Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

## LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

## Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

## ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.

For more information on ClockLock and ClockBoost circuitry, see Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices.

| Table 18. /     | Table 18. APEX 20KE Clock Input & Output Parameters (Part 2 of 2) Note (1) |                    |                 |     |                                             |     |       |       |
|-----------------|----------------------------------------------------------------------------|--------------------|-----------------|-----|---------------------------------------------|-----|-------|-------|
| Symbol          | Parameter                                                                  | I/O Standard       | -1X Speed Grade |     | I/O Standard -1X Speed Grade -2X Speed Grad |     | Grade | Units |
|                 |                                                                            |                    | Min             | Max | Min                                         | Max |       |       |
| f <sub>IN</sub> | Input clock frequency                                                      | 3.3-V LVTTL        | 1.5             | 290 | 1.5                                         | 257 | MHz   |       |
|                 |                                                                            | 2.5-V LVTTL        | 1.5             | 281 | 1.5                                         | 250 | MHz   |       |
|                 |                                                                            | 1.8-V LVTTL        | 1.5             | 272 | 1.5                                         | 243 | MHz   |       |
|                 |                                                                            | GTL+               | 1.5             | 303 | 1.5                                         | 261 | MHz   |       |
|                 |                                                                            | SSTL-2 Class<br>I  | 1.5             | 291 | 1.5                                         | 253 | MHz   |       |
|                 |                                                                            | SSTL-2 Class<br>II | 1.5             | 291 | 1.5                                         | 253 | MHz   |       |
|                 |                                                                            | SSTL-3 Class<br>I  | 1.5             | 300 | 1.5                                         | 260 | MHz   |       |
|                 |                                                                            | SSTL-3 Class<br>II | 1.5             | 300 | 1.5                                         | 260 | MHz   |       |
|                 |                                                                            | LVDS               | 1.5             | 420 | 1.5                                         | 350 | MHz   |       |

## Notes to Tables 17 and 18:

 All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.

- (2) The maximum lock time is 40 µs or 2000 input clock cycles, whichever occurs first.
- (3) Before configuration, the PLL circuits are disable and powered down. During configuration, the PLLs are still disabled. The PLLs begin to lock once the device is in the user mode. If the clock enable feature is used, lock begins once the CLKLK\_ENA pin goes high in user mode.
- (4) The PLL VCO operating range is 200 MHz ð f<sub>VCO</sub> ð 840 MHz for LVDS mode.

## SignalTap Embedded Logic Analyzer

APEX 20K devices include device enhancements to support the SignalTap embedded logic analyzer. By including this circuitry, the APEX 20K device provides the ability to monitor design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages such as FineLine BGA packages because adding a connection to a pin during the debugging process can be difficult after a board is designed and manufactured.

| Table 25. APEX 20K 5.0-V Tolerant Device DC Operating Conditions (Part 2 of 2) Notes (2), (7), (8) |                                                                           |                                                                                       |     |     |                       |      |
|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----------------------|------|
| Symbol                                                                                             | Parameter                                                                 | Conditions                                                                            | Min | Тур | Max                   | Unit |
| V <sub>OL</sub>                                                                                    | 3.3-V low-level TTL output voltage                                        | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                        |     |     | 0.45                  | V    |
|                                                                                                    | 3.3-V low-level CMOS output voltage                                       | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                       |     |     | 0.2                   | V    |
|                                                                                                    | 3.3-V low-level PCI output voltage                                        | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(11) |     |     | $0.1 \times V_{CCIO}$ | V    |
|                                                                                                    | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                       |     |     | 0.2                   | V    |
|                                                                                                    |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.4                   | V    |
|                                                                                                    |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                         |     |     | 0.7                   | V    |
| I <sub>I</sub>                                                                                     | Input pin leakage current                                                 | $V_1 = 5.75$ to $-0.5$ V                                                              | -10 |     | 10                    | μA   |
| I <sub>OZ</sub>                                                                                    | Tri-stated I/O pin leakage current                                        | $V_{O} = 5.75$ to $-0.5$ V                                                            | -10 |     | 10                    | μA   |
| I <sub>CC0</sub>                                                                                   | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | $V_1$ = ground, no load, no<br>toggling inputs, -1 speed<br>grade (12)                |     | 10  |                       | mA   |
|                                                                                                    |                                                                           | V <sub>1</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades (12)  |     | 5   |                       | mA   |
| R <sub>CONF</sub>                                                                                  | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (13)                                                        | 20  |     | 50                    | W    |
|                                                                                                    | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (13)                                                      | 30  |     | 80                    | W    |

| Table 2          | Table 26. APEX 20K 5.0-V Tolerant Device Capacitance Notes (2), (14) |                                     |     |     |      |
|------------------|----------------------------------------------------------------------|-------------------------------------|-----|-----|------|
| Symbol           | Parameter                                                            | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>  | Input capacitance                                                    | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |
| CINCLK           | Input capacitance on dedicated clock pin                             | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |
| C <sub>OUT</sub> | Output capacitance                                                   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |

## Notes to Tables 23 through 26:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- All APEX 20K devices are 5.0-V tolerant. (2)
- (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- Numbers in parentheses are for industrial-temperature-range devices. (4)
- Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically. (5)
- All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are (6) powered.
- (7)Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  or 3.3 V.
- These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on (8)page 62.
- (9) The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 33 on page 68.
- (10) The I<sub>OH</sub> parameter refers to high-level TTL, PCI or CMOS output current.
- (11) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (12) This value is specified for normal device operation. The value may vary during power-up.
- (13) Pin pull-up resistance values will be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (14) Capacitance is sample-tested only.

Tables 27 through 30 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KE devices.

| Table 27. APEX 20KE Device Absolute Maximum Ratings Note (1) |                            |                                                |      |     |      |
|--------------------------------------------------------------|----------------------------|------------------------------------------------|------|-----|------|
| Symbol                                                       | Parameter                  | Conditions                                     | Min  | Max | Unit |
| V <sub>CCINT</sub>                                           | Supply voltage             | With respect to ground (2)                     | -0.5 | 2.5 | V    |
| V <sub>CCIO</sub>                                            |                            |                                                | -0.5 | 4.6 | V    |
| VI                                                           | DC input voltage           |                                                | -0.5 | 4.6 | V    |
| I <sub>OUT</sub>                                             | DC output current, per pin |                                                | -25  | 25  | mA   |
| T <sub>STG</sub>                                             | Storage temperature        | No bias                                        | -65  | 150 | °C   |
| T <sub>AMB</sub>                                             | Ambient temperature        | Under bias                                     | -65  | 135 | °C   |
| Τ <sub>J</sub>                                               | Junction temperature       | PQFP, RQFP, TQFP, and BGA packages, under bias |      | 135 | °C   |
|                                                              |                            | Ceramic PGA packages, under bias               |      | 150 | °C   |

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 2 of 2) |                                                    |  |  |
|---------------------------------------------------------------------|----------------------------------------------------|--|--|
| Symbol                                                              | Parameter                                          |  |  |
| t <sub>ESBDATACO2</sub>                                             | ESB clock-to-output delay without output registers |  |  |
| t <sub>ESBDD</sub>                                                  | ESB data-in to data-out delay for RAM mode         |  |  |
| t <sub>PD</sub>                                                     | ESB macrocell input to non-registered output       |  |  |
| t <sub>PTERMSU</sub>                                                | ESB macrocell register setup time before clock     |  |  |
| t <sub>PTERMCO</sub>                                                | ESB macrocell register clock-to-output delay       |  |  |
| t <sub>F1-4</sub>                                                   | Fanout delay using local interconnect              |  |  |
| t <sub>F5-20</sub>                                                  | Fanout delay using MegaLab Interconnect            |  |  |
| t <sub>F20+</sub>                                                   | Fanout delay using FastTrack Interconnect          |  |  |
| t <sub>CH</sub>                                                     | Minimum clock high time from clock pin             |  |  |
| t <sub>CL</sub>                                                     | Minimum clock low time from clock pin              |  |  |
| t <sub>CLRP</sub>                                                   | LE clear pulse width                               |  |  |
| t <sub>PREP</sub>                                                   | LE preset pulse width                              |  |  |
| t <sub>ESBCH</sub>                                                  | Clock high time                                    |  |  |
| t <sub>ESBCL</sub>                                                  | Clock low time                                     |  |  |
| t <sub>ESBWP</sub>                                                  | Write pulse width                                  |  |  |
| t <sub>ESBRP</sub>                                                  | Read pulse width                                   |  |  |

## Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20K External Timing Parameters Note (1) |                                                         |  |  |
|--------------------------------------------------------|---------------------------------------------------------|--|--|
| Symbol                                                 | Clock Parameter                                         |  |  |
| t <sub>INSU</sub>                                      | Setup time with global clock at IOE register            |  |  |
| t <sub>INH</sub>                                       | Hold time with global clock at IOE register             |  |  |
| t <sub>оитсо</sub>                                     | Clock-to-output delay with global clock at IOE register |  |  |

| Table 33. APEX 20K External Bidirectional Timing Parameters Note (1) |                                                                                                |            |  |
|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|--|
| Symbol                                                               | Parameter                                                                                      | Conditions |  |
| t <sub>INSUBIDIR</sub>                                               | Setup time for bidirectional pins with global clock at same-row or same-<br>column LE register |            |  |
| t <sub>INHBIDIR</sub>                                                | Hold time for bidirectional pins with global clock at same-row or same-column LE register      |            |  |
| <sup>t</sup> OUTCOBIDIR                                              | Clock-to-output delay for bidirectional pins with global clock at IOE register                 | C1 = 10 pF |  |
| t <sub>XZBIDIR</sub>                                                 | Synchronous IOE output buffer disable delay                                                    | C1 = 10 pF |  |
| t <sub>ZXBIDIR</sub>                                                 | Synchronous IOE output buffer enable delay, slow slew rate = off                               | C1 = 10 pF |  |

| Table 36. APE      | <b>EX 20KE Routing Timing Microparameters</b> Note (1) |  |
|--------------------|--------------------------------------------------------|--|
| Symbol             | Parameter                                              |  |
| t <sub>F1-4</sub>  | Fanout delay using Local Interconnect                  |  |
| t <sub>F5-20</sub> | Fanout delay estimate using MegaLab Interconnect       |  |
| t <sub>F20+</sub>  | Fanout delay estimate using FastTrack Interconnect     |  |

### Note to Table 36:

 These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.

| Table 37. Arex zuke runctional timing Microparameters |                                        |  |
|-------------------------------------------------------|----------------------------------------|--|
| Symbol                                                | Parameter                              |  |
| ТСН                                                   | Minimum clock high time from clock pin |  |
| TCL                                                   | Minimum clock low time from clock pin  |  |
| TCLRP                                                 | LE clear Pulse Width                   |  |
| TPREP                                                 | LE preset pulse width                  |  |
| TESBCH                                                | Clock high time for ESB                |  |
| TESBCL                                                | Clock low time for ESB                 |  |
| TESBWP                                                | Write pulse width                      |  |
| TESBRP                                                | Read pulse width                       |  |

## Table 37. APEX 20KE Functional Timing Microparameters

Tables 38 and 39 describe the APEX 20KE external timing parameters.

| Table 38. APEX 20KE External Timing Parameters Note (1) |                                                                |            |  |
|---------------------------------------------------------|----------------------------------------------------------------|------------|--|
| Symbol                                                  | Clock Parameter                                                | Conditions |  |
| t <sub>INSU</sub>                                       | Setup time with global clock at IOE input register             |            |  |
| t <sub>INH</sub>                                        | Hold time with global clock at IOE input register              |            |  |
| t <sub>оитсо</sub>                                      | Clock-to-output delay with global clock at IOE output register | C1 = 10 pF |  |
| t <sub>INSUPLL</sub>                                    | Setup time with PLL clock at IOE input register                |            |  |
| t <sub>INHPLL</sub>                                     | Hold time with PLL clock at IOE input register                 |            |  |
| t <sub>OUTCOPLL</sub>                                   | Clock-to-output delay with PLL clock at IOE output register    | C1 = 10 pF |  |

| Table 46. EP20k             | Table 46. EP20K200 External Bidirectional Timing Parameters |     |        |                |     |          |      |  |  |  |  |  |
|-----------------------------|-------------------------------------------------------------|-----|--------|----------------|-----|----------|------|--|--|--|--|--|
| Symbol                      | -1 Speed Grade                                              |     | -2 Spe | -2 Speed Grade |     | ed Grade | Unit |  |  |  |  |  |
|                             | Min                                                         | Max | Min    | Max            | Min | Max      |      |  |  |  |  |  |
| t <sub>INSUBIDIR</sub> (1)  | 1.9                                                         |     | 2.3    |                | 2.6 |          | ns   |  |  |  |  |  |
| t <sub>INHBIDIR</sub> (1)   | 0.0                                                         |     | 0.0    |                | 0.0 |          | ns   |  |  |  |  |  |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0                                                         | 4.6 | 2.0    | 5.6            | 2.0 | 6.8      | ns   |  |  |  |  |  |
| t <sub>XZBIDIR</sub> (1)    |                                                             | 5.0 |        | 5.9            |     | 6.9      | ns   |  |  |  |  |  |
| t <sub>ZXBIDIR</sub> (1)    |                                                             | 5.0 |        | 5.9            |     | 6.9      | ns   |  |  |  |  |  |
| t <sub>INSUBIDIR</sub> (2)  | 1.1                                                         |     | 1.2    |                | -   |          | ns   |  |  |  |  |  |
| t <sub>INHBIDIR</sub> (2)   | 0.0                                                         |     | 0.0    |                | -   |          | ns   |  |  |  |  |  |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5                                                         | 2.7 | 0.5    | 3.1            | -   | -        | ns   |  |  |  |  |  |
| t <sub>XZBIDIR</sub> (2)    |                                                             | 4.3 |        | 5.0            |     | -        | ns   |  |  |  |  |  |
| t <sub>ZXBIDIR</sub> (2)    |                                                             | 4.3 |        | 5.0            |     | -        | ns   |  |  |  |  |  |

## Table 47. EP20K400 External Timing Parameters

| Symbol                 | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Speed Grade |     | Unit |
|------------------------|---------|----------|---------|----------|----------------|-----|------|
|                        | Min     | Max      | Min     | Max      | Min            | Max |      |
| t <sub>INSU</sub> (1)  | 1.4     |          | 1.8     |          | 2.0            |     | ns   |
| t <sub>INH</sub> (1)   | 0.0     |          | 0.0     |          | 0.0            |     | ns   |
| t <sub>OUTCO</sub> (1) | 2.0     | 4.9      | 2.0     | 6.1      | 2.0            | 7.0 | ns   |
| t <sub>INSU</sub> (2)  | 0.4     |          | 1.0     |          | -              |     | ns   |
| t <sub>INH</sub> (2)   | 0.0     |          | 0.0     |          | -              |     | ns   |
| t <sub>OUTCO</sub> (2) | 0.5     | 3.1      | 0.5     | 4.1      | -              | -   | ns   |

Table 48. EP20K400 External Bidirectional Timing Parameters

| Symbol                      | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|-----------------------------|---------|---------|---------|---------|---------|----------|------|
|                             | Min     | Max     | Min     | Max     | Min     | Max      |      |
| t <sub>INSUBIDIR</sub> (1)  | 1.4     |         | 1.8     |         | 2.0     |          | ns   |
| t <sub>INHBIDIR</sub> (1)   | 0.0     |         | 0.0     |         | 0.0     |          | ns   |
| t <sub>OUTCOBIDIR</sub> (1) | 2.0     | 4.9     | 2.0     | 6.1     | 2.0     | 7.0      | ns   |
| t <sub>XZBIDIR</sub> (1)    |         | 7.3     |         | 8.9     |         | 10.3     | ns   |
| t <sub>ZXBIDIR</sub> (1)    |         | 7.3     |         | 8.9     |         | 10.3     | ns   |
| t <sub>INSUBIDIR</sub> (2)  | 0.5     |         | 1.0     |         | -       |          | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0     |         | 0.0     |         | -       |          | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 0.5     | 3.1     | 0.5     | 4.1     | -       | -        | ns   |
| t <sub>XZBIDIR</sub> (2)    |         | 6.2     |         | 7.6     |         | -        | ns   |
| t <sub>ZXBIDIR</sub> (2)    |         | 6.2     |         | 7.6     |         | _        | ns   |

## **Altera Corporation**

| Table 57. EP20K60E f <sub>MAX</sub> Routing Delays |     |      |     |      |     |      |      |  |  |  |
|----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--|
| Symbol                                             |     | ·1   |     | -2   | -   | 3    | Unit |  |  |  |
|                                                    | Min | Max  | Min | Max  | Min | Max  |      |  |  |  |
| t <sub>F1-4</sub>                                  |     | 0.24 |     | 0.26 |     | 0.30 | ns   |  |  |  |
| t <sub>F5-20</sub>                                 |     | 1.45 |     | 1.58 |     | 1.79 | ns   |  |  |  |
| t <sub>F20+</sub>                                  |     | 1.96 |     | 2.14 |     | 2.45 | ns   |  |  |  |

| Table 58. EP.      | Table 58. EP20K60E Minimum Pulse Width Timing Parameters |     |      |     |      |     |      |  |  |  |  |  |
|--------------------|----------------------------------------------------------|-----|------|-----|------|-----|------|--|--|--|--|--|
| Symbol             | -                                                        | -1  |      | -2  |      | }   | Unit |  |  |  |  |  |
|                    | Min                                                      | Max | Min  | Max | Min  | Max |      |  |  |  |  |  |
| t <sub>CH</sub>    | 2.00                                                     |     | 2.50 |     | 2.75 |     | ns   |  |  |  |  |  |
| t <sub>CL</sub>    | 2.00                                                     |     | 2.50 |     | 2.75 |     | ns   |  |  |  |  |  |
| t <sub>CLRP</sub>  | 0.20                                                     |     | 0.28 |     | 0.41 |     | ns   |  |  |  |  |  |
| t <sub>PREP</sub>  | 0.20                                                     |     | 0.28 |     | 0.41 |     | ns   |  |  |  |  |  |
| t <sub>ESBCH</sub> | 2.00                                                     |     | 2.50 |     | 2.75 |     | ns   |  |  |  |  |  |
| t <sub>ESBCL</sub> | 2.00                                                     |     | 2.50 |     | 2.75 |     | ns   |  |  |  |  |  |
| t <sub>ESBWP</sub> | 1.29                                                     |     | 1.80 |     | 2.66 |     | ns   |  |  |  |  |  |
| t <sub>ESBRP</sub> | 1.04                                                     |     | 1.45 |     | 2.14 |     | ns   |  |  |  |  |  |

| Table 59. EP20K60E External Timing Parameters |      |      |      |      |      |      |      |  |  |  |  |  |
|-----------------------------------------------|------|------|------|------|------|------|------|--|--|--|--|--|
| Symbol                                        | -    | 1    |      | -2   | -3   | }    | Unit |  |  |  |  |  |
|                                               | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |  |  |  |
| t <sub>INSU</sub>                             | 2.03 |      | 2.12 |      | 2.23 |      | ns   |  |  |  |  |  |
| t <sub>INH</sub>                              | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |  |  |  |
| t <sub>outco</sub>                            | 2.00 | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns   |  |  |  |  |  |
| tinsupll                                      | 1.12 |      | 1.15 |      | -    |      | ns   |  |  |  |  |  |
| t <sub>INHPLL</sub>                           | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |  |  |  |
| t <sub>outcopll</sub>                         | 0.50 | 3.37 | 0.50 | 3.69 | -    | -    | ns   |  |  |  |  |  |

| Table 64. EP2      | Table 64. EP20K100E Minimum Pulse Width Timing Parameters |     |      |     |      |     |      |  |  |  |  |  |
|--------------------|-----------------------------------------------------------|-----|------|-----|------|-----|------|--|--|--|--|--|
| Symbol             | -                                                         | -1  |      | -2  |      | 3   | Unit |  |  |  |  |  |
|                    | Min                                                       | Max | Min  | Max | Min  | Max |      |  |  |  |  |  |
| t <sub>CH</sub>    | 2.00                                                      |     | 2.00 |     | 2.00 |     | ns   |  |  |  |  |  |
| t <sub>CL</sub>    | 2.00                                                      |     | 2.00 |     | 2.00 |     | ns   |  |  |  |  |  |
| t <sub>CLRP</sub>  | 0.20                                                      |     | 0.20 |     | 0.20 |     | ns   |  |  |  |  |  |
| t <sub>PREP</sub>  | 0.20                                                      |     | 0.20 |     | 0.20 |     | ns   |  |  |  |  |  |
| t <sub>ESBCH</sub> | 2.00                                                      |     | 2.00 |     | 2.00 |     | ns   |  |  |  |  |  |
| t <sub>ESBCL</sub> | 2.00                                                      |     | 2.00 |     | 2.00 |     | ns   |  |  |  |  |  |
| t <sub>ESBWP</sub> | 1.29                                                      |     | 1.53 |     | 1.66 |     | ns   |  |  |  |  |  |
| t <sub>ESBRP</sub> | 1.11                                                      |     | 1.29 |     | 1.41 |     | ns   |  |  |  |  |  |

| Table 65. EP2         | Table 65. EP20K100E External Timing Parameters |      |      |      |      |      |      |  |  |  |  |  |  |
|-----------------------|------------------------------------------------|------|------|------|------|------|------|--|--|--|--|--|--|
| Symbol                | -1                                             |      |      | -2   |      | }    | Unit |  |  |  |  |  |  |
|                       | Min                                            | Max  | Min  | Max  | Min  | Max  |      |  |  |  |  |  |  |
| t <sub>INSU</sub>     | 2.23                                           |      | 2.32 |      | 2.43 |      | ns   |  |  |  |  |  |  |
| t <sub>INH</sub>      | 0.00                                           |      | 0.00 |      | 0.00 |      | ns   |  |  |  |  |  |  |
| t <sub>outco</sub>    | 2.00                                           | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns   |  |  |  |  |  |  |
| t <sub>INSUPLL</sub>  | 1.58                                           |      | 1.66 |      | -    |      | ns   |  |  |  |  |  |  |
| t <sub>INHPLL</sub>   | 0.00                                           |      | 0.00 |      | -    |      | ns   |  |  |  |  |  |  |
| t <sub>outcopll</sub> | 0.50                                           | 2.96 | 0.50 | 3.29 | -    | -    | ns   |  |  |  |  |  |  |

| Table 66. EP20K100E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |  |  |  |
|--------------------------------------------------------------|------|------|------|------|------|------|------|--|--|--|
| Symbol                                                       | -    | 1    | -2   |      | -    | -3   | Unit |  |  |  |
|                                                              | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |  |
| t <sub>insubidir</sub>                                       | 2.74 |      | 2.96 |      | 3.19 |      | ns   |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns   |  |  |  |
| t <sub>XZBIDIR</sub>                                         |      | 5.00 |      | 5.48 |      | 5.89 | ns   |  |  |  |
| t <sub>ZXBIDIR</sub>                                         |      | 5.00 |      | 5.48 |      | 5.89 | ns   |  |  |  |
| t <sub>insubidirpll</sub>                                    | 4.64 |      | 5.03 |      | -    |      | ns   |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 2.96 | 0.50 | 3.29 | -    | -    | ns   |  |  |  |
| t <sub>xzbidirpll</sub>                                      |      | 3.10 |      | 3.42 |      | -    | ns   |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 3.10 |      | 3.42 |      | -    | ns   |  |  |  |

Tables 97 through 102 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices.

| Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters |                |      |                |      |                |      |      |  |  |  |  |  |
|-----------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|--|--|--|
| Symbol                                                          | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |  |  |  |
|                                                                 | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |  |  |  |
| t <sub>SU</sub>                                                 | 0.25           |      | 0.25           |      | 0.25           |      | ns   |  |  |  |  |  |
| t <sub>H</sub>                                                  | 0.25           |      | 0.25           |      | 0.25           |      | ns   |  |  |  |  |  |
| t <sub>CO</sub>                                                 |                | 0.28 |                | 0.32 |                | 0.33 | ns   |  |  |  |  |  |
| t <sub>LUT</sub>                                                |                | 0.80 |                | 0.95 |                | 1.13 | ns   |  |  |  |  |  |

| Table 102. EP20K1          | Table 102. EP20K1000E External Bidirectional Timing Parameters |      |         |         |         |      |    |  |  |  |  |
|----------------------------|----------------------------------------------------------------|------|---------|---------|---------|------|----|--|--|--|--|
| Symbol                     | -1 Speed Grade                                                 |      | -2 Spee | d Grade | -3 Spec | Unit |    |  |  |  |  |
|                            | Min                                                            | Max  | Min     | Max     | Min     | Max  |    |  |  |  |  |
| t <sub>insubidir</sub>     | 3.22                                                           |      | 3.33    |         | 3.51    |      | ns |  |  |  |  |
| t <sub>inhbidir</sub>      | 0.00                                                           |      | 0.00    |         | 0.00    |      | ns |  |  |  |  |
| toutcobidir                | 2.00                                                           | 5.75 | 2.00    | 6.33    | 2.00    | 6.90 | ns |  |  |  |  |
| t <sub>XZBIDIR</sub>       |                                                                | 6.31 |         | 7.09    |         | 7.76 | ns |  |  |  |  |
| t <sub>ZXBIDIR</sub>       |                                                                | 6.31 |         | 7.09    |         | 7.76 | ns |  |  |  |  |
| t <sub>INSUBIDIRPL</sub> L | 3.25                                                           |      | 3.26    |         |         |      | ns |  |  |  |  |
| t <sub>inhbidirpll</sub>   | 0.00                                                           |      | 0.00    |         |         |      | ns |  |  |  |  |
| t <sub>outcobidirpll</sub> | 0.50                                                           | 2.25 | 0.50    | 2.99    |         |      | ns |  |  |  |  |
| t <sub>XZBIDIRPLL</sub>    |                                                                | 2.81 |         | 3.80    |         |      | ns |  |  |  |  |
| t <sub>ZXBIDIRPLL</sub>    |                                                                | 2.81 |         | 3.80    |         |      | ns |  |  |  |  |

Tables 103 through 108 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1500E APEX 20KE devices.

| Table 103. EP20K1500E f <sub>MAX</sub> LE Timing Microparameters |         |         |                |      |         |      |    |  |  |  |  |
|------------------------------------------------------------------|---------|---------|----------------|------|---------|------|----|--|--|--|--|
| Symbol                                                           | -1 Spee | d Grade | -2 Speed Grade |      | -3 Spee | Unit |    |  |  |  |  |
|                                                                  | Min     | Max     | Min            | Max  | Min     | Max  |    |  |  |  |  |
| t <sub>SU</sub>                                                  | 0.25    |         | 0.25           |      | 0.25    |      | ns |  |  |  |  |
| t <sub>H</sub>                                                   | 0.25    |         | 0.25           |      | 0.25    |      | ns |  |  |  |  |
| t <sub>CO</sub>                                                  |         | 0.28    |                | 0.32 |         | 0.33 | ns |  |  |  |  |
| t <sub>LUT</sub>                                                 |         | 0.80    |                | 0.95 |         | 1.13 | ns |  |  |  |  |

Т