



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 832                                                        |
| Number of Logic Elements/Cells | 8320                                                       |
| Total RAM Bits                 | 106496                                                     |
| Number of I/O                  | 382                                                        |
| Number of Gates                | 526000                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 484-BBGA                                                   |
| Supplier Device Package        | 484-FBGA (23x23)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k200fc484-4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions.

Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs.

If both the rising and falling edges of a clock are used in a LAB, both LAB-wide clock signals are used.

The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack Interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit.



Figure 4. LAB Control Signal Generation

#### Notes to Figure 4:

- (1) APEX 20KE devices have four dedicated clocks.
- (2) The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the LAB.
- (3) The SYNCCLR signal can be generated by the local interconnect or global signals.

## LE Operating Modes

The APEX 20K LE can operate in one of the following three modes:

- Normal mode
- Arithmetic mode
- Counter mode

Each mode uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes.

The Quartus II software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that specify which LE operating mode to use for optimal performance. Figure 8 shows the LE operating modes.

The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

## Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NoT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NoT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

## FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.

Select Vertical I/O Pins IOE IOE FastRow Interconnect IOE IOE Drive Local Interconnect FastRow Drives Local Interconnect and FastRow Interconnect in Two MegaLAB Structures Interconnect Local Interconnect LEs MegaLAB MegaLAB *LABs* 

Figure 12. APEX 20KE FastRow Interconnect

Table 9 summarizes how various elements of the APEX 20K architecture drive each other.



Figure 25. APEX 20K Bidirectional I/O Registers Note (1)

Note to Figure 25:

(1) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin.

## Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

## LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

## Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

## ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.



For more information on ClockLock and ClockBoost circuitry, see *Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices*.



Figure 30. Specifications for the Incoming & Generated Clocks Note (1)

*Note to Figure 30:* 

(1) The tl parameter refers to the nominal input clock period; the tO parameter refers to the nominal output clock period.

Table 15 summarizes the APEX 20K ClockLock and ClockBoost parameters for -1 speed-grade devices.

| Symbol                | Symbol Parameter                                                                                                         |    | Max        | Unit |  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------|----|------------|------|--|
| f <sub>OUT</sub>      | Output frequency                                                                                                         | 25 | 180        | MHz  |  |
| f <sub>CLK1</sub> (1) | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                  | 25 | 180 (1)    | MHz  |  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                  | 16 | 90         | MHz  |  |
| f <sub>CLK4</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                  | 10 | 48         | MHz  |  |
| <sup>t</sup> OUTDUTY  | Duty cycle for ClockLock/ClockBoost-generated clock                                                                      | 40 | 60         | %    |  |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals 1) (2) |    | 25,000 (3) | PPM  |  |
| t <sub>R</sub>        | Input rise time                                                                                                          |    | 5          | ns   |  |
| t <sub>F</sub>        | Input fall time                                                                                                          |    | 5          | ns   |  |
| t <sub>LOCK</sub>     | Time required for ClockLock/ClockBoost to acquire lock (4)                                                               |    | 10         | μs   |  |

#### Notes to Table 16:

- (1) To implement the ClockLock and ClockBoost circuitry with the Quartus II software, designers must specify the input frequency. The Quartus II software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the  $t_{LOCK}$  value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation.

Tables 17 and 18 summarize the ClockLock and ClockBoost parameters for APEX 20KE devices.

| Table 17. APEX 20KE ClockLock & ClockBoost Parameters Note (1) |                                                           |            |     |     |                        |                  |  |  |  |  |
|----------------------------------------------------------------|-----------------------------------------------------------|------------|-----|-----|------------------------|------------------|--|--|--|--|
| Symbol                                                         | Parameter                                                 | Conditions | Min | Тур | Max                    | Unit             |  |  |  |  |
| t <sub>R</sub>                                                 | Input rise time                                           |            |     |     | 5                      | ns               |  |  |  |  |
| t <sub>F</sub>                                                 | Input fall time                                           |            |     |     | 5                      | ns               |  |  |  |  |
| t <sub>INDUTY</sub>                                            | Input duty cycle                                          |            | 40  |     | 60                     | %                |  |  |  |  |
| t <sub>INJITTER</sub>                                          | Input jitter peak-to-peak                                 |            |     |     | 2% of input period     | peak-to-<br>peak |  |  |  |  |
| t <sub>OUTJITTER</sub>                                         | Jitter on ClockLock or ClockBoost-<br>generated clock     |            |     |     | 0.35% of output period | RMS              |  |  |  |  |
| t <sub>OUTDUTY</sub>                                           | Duty cycle for ClockLock or ClockBoost-generated clock    |            | 45  |     | 55                     | %                |  |  |  |  |
| t <sub>LOCK</sub> (2), (3)                                     | Time required for ClockLock or ClockBoost to acquire lock |            |     |     | 40                     | μs               |  |  |  |  |

| Symbol                  | Parameter                                         | I/O Standard      | -1X Spe | ed Grade | -2X Spee | d Grade | Units |
|-------------------------|---------------------------------------------------|-------------------|---------|----------|----------|---------|-------|
|                         |                                                   |                   | Min     | Max      | Min      | Max     |       |
| f <sub>VCO</sub> (4)    | Voltage controlled oscillator operating range     |                   | 200     | 500      | 200      | 500     | MHz   |
| f <sub>CLOCK0</sub>     | Clock0 PLL output frequency for internal use      |                   | 1.5     | 335      | 1.5      | 200     | MHz   |
| f <sub>CLOCK1</sub>     | Clock1 PLL output frequency for internal use      |                   | 20      | 335      | 20       | 200     | MHz   |
| f <sub>CLOCK0_EXT</sub> | Output clock frequency for external clock0 output | 3.3-V LVTTL       | 1.5     | 245      | 1.5      | 226     | MHz   |
|                         |                                                   | 2.5-V LVTTL       | 1.5     | 234      | 1.5      | 221     | MHz   |
|                         |                                                   | 1.8-V LVTTL       | 1.5     | 223      | 1.5      | 216     | MHz   |
|                         |                                                   | GTL+              | 1.5     | 205      | 1.5      | 193     | MHz   |
|                         |                                                   | SSTL-2 Class      | 1.5     | 158      | 1.5      | 157     | MHz   |
|                         |                                                   | SSTL-2 Class      | 1.5     | 142      | 1.5      | 142     | MHz   |
|                         |                                                   | SSTL-3 Class      | 1.5     | 166      | 1.5      | 162     | MHz   |
|                         |                                                   | SSTL-3 Class      | 1.5     | 149      | 1.5      | 146     | MHz   |
|                         |                                                   | LVDS              | 1.5     | 420      | 1.5      | 350     | MHz   |
| f <sub>CLOCK1_EXT</sub> | Output clock frequency for                        | 3.3-V LVTTL       | 20      | 245      | 20       | 226     | MHz   |
|                         | external clock1 output                            | 2.5-V LVTTL       | 20      | 234      | 20       | 221     | MHz   |
|                         |                                                   | 1.8-V LVTTL       | 20      | 223      | 20       | 216     | MHz   |
|                         |                                                   | GTL+              | 20      | 205      | 20       | 193     | MHz   |
|                         |                                                   | SSTL-2 Class<br>I | 20      | 158      | 20       | 157     | MHz   |
|                         |                                                   | SSTL-2 Class      | 20      | 142      | 20       | 142     | MHz   |
|                         |                                                   | SSTL-3 Class      | 20      | 166      | 20       | 162     | MHz   |
|                         |                                                   | SSTL-3 Class      | 20      | 149      | 20       | 146     | MHz   |
|                         |                                                   | LVDS              | 20      | 420      | 20       | 350     | MHz   |

| Table 2            | 8. APEX 20KE Device Recommende                      | d Operating Conditions |                  |                   |      |
|--------------------|-----------------------------------------------------|------------------------|------------------|-------------------|------|
| Symbol             | Parameter                                           | Conditions             | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)               | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)               | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)               | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
|                    | Supply voltage for output buffers, 1.8-V operation  | (3), (4)               | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| VI                 | Input voltage                                       | (5), (6)               | -0.5             | 4.0               | ٧    |
| Vo                 | Output voltage                                      |                        | 0                | V <sub>CCIO</sub> | V    |
| T <sub>J</sub>     | Junction temperature                                | For commercial use     | 0                | 85                | °C   |
|                    |                                                     | For industrial use     | -40              | 100               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                        |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                        |                  | 40                | ns   |

| Symbol            | Parameter                                                                 | Conditions                                                                             | Min                               | Тур | Max                               | Unit |
|-------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------|-----|-----------------------------------|------|
| V <sub>IH</sub>   | High-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                     |                                                                                        | 1.7, 0.5 × V <sub>CCIO</sub> (10) |     | 4.1                               | V    |
| V <sub>IL</sub>   | Low-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                      |                                                                                        | -0.5                              |     | 0.8, 0.3 × V <sub>CCIO</sub> (10) | V    |
| V <sub>OH</sub>   | 3.3-V high-level LVTTL output voltage                                     | I <sub>OH</sub> = -12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                        | 2.4                               |     |                                   | V    |
|                   | 3.3-V high-level LVCMOS output voltage                                    | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (11)$                    | V <sub>CCIO</sub> - 0.2           |     |                                   | V    |
|                   | 3.3-V high-level PCI output voltage                                       | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(11) | 0.9 × V <sub>CCIO</sub>           |     |                                   | V    |
|                   | 2.5-V high-level output voltage                                           | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                       | 2.1                               |     |                                   | V    |
|                   |                                                                           | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (11)$                      | 2.0                               |     |                                   | V    |
|                   |                                                                           | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (11)$                      | 1.7                               |     |                                   | V    |
| V <sub>OL</sub>   | 3.3-V low-level LVTTL output voltage                                      | $I_{OL}$ = 12 mA DC,<br>$V_{CCIO}$ = 3.00 V (12)                                       |                                   |     | 0.4                               | V    |
|                   | 3.3-V low-level LVCMOS output voltage                                     | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (12)$                     |                                   |     | 0.2                               | V    |
|                   | 3.3-V low-level PCI output voltage                                        | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(12)  |                                   |     | 0.1 × V <sub>CCIO</sub>           | V    |
|                   | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (12)                        |                                   |     | 0.2                               | V    |
|                   |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (12)                          |                                   |     | 0.4                               | V    |
|                   |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (12)                          |                                   |     | 0.7                               | V    |
| I <sub>I</sub>    | Input pin leakage current                                                 | V <sub>I</sub> = 4.1 to -0.5 V (13)                                                    | -10                               |     | 10                                | μΑ   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                        | $V_0 = 4.1 \text{ to } -0.5 \text{ V } (13)$                                           | -10                               |     | 10                                | μΑ   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | $V_{I} =$ ground, no load, no toggling inputs, -1 speed grade                          |                                   | 10  |                                   | mA   |
|                   |                                                                           | V <sub>I</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades        |                                   | 5   |                                   | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (14)                                                         | 20                                |     | 50                                | kΩ   |
|                   | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (14)                                                       | 30                                |     | 80                                | kΩ   |
|                   |                                                                           | V <sub>CCIO</sub> = 1.71 V (14)                                                        | 60                                |     | 150                               | kΩ   |



Figure 40. Synchronous Bidirectional Pin External Timing

#### Notes to Figure 40:

- (1) The output enable and input registers are LE registers in the LAB adjacent to a bidirectional row pin. The output enable register is set with "Output Enable Routing= Signal-Pin" option in the Quartus II software.
- (2) The LAB adjacent input register is set with "Decrease Input Delay to Internal Cells=Off". This maintains a zero hold time for lab adjacent registers while giving a fast, position independent setup time. A faster setup time with zero hold time is possible by setting "Decrease Input Delay to Internal Cells=ON" and moving the input register farther away from the bidirectional pin. The exact position where zero hold occurs with the minimum setup time, varies with device density and speed grade.

Table 31 describes the  $f_{MAX}$  timing parameters shown in Figure 36 on page 68.

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 1 of 2) |                                                                |  |  |  |  |  |  |
|---------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|--|--|
| Symbol                                                              | Parameter                                                      |  |  |  |  |  |  |
| t <sub>SU</sub>                                                     | LE register setup time before clock                            |  |  |  |  |  |  |
| t <sub>H</sub>                                                      | LE register hold time after clock                              |  |  |  |  |  |  |
| t <sub>CO</sub>                                                     | LE register clock-to-output delay                              |  |  |  |  |  |  |
| t <sub>LUT</sub>                                                    | LUT delay for data-in                                          |  |  |  |  |  |  |
| t <sub>ESBRC</sub>                                                  | ESB Asynchronous read cycle time                               |  |  |  |  |  |  |
| t <sub>ESBWC</sub>                                                  | ESB Asynchronous write cycle time                              |  |  |  |  |  |  |
| t <sub>ESBWESU</sub>                                                | ESB WE setup time before clock when using input register       |  |  |  |  |  |  |
| t <sub>ESBDATASU</sub>                                              | ESB data setup time before clock when using input register     |  |  |  |  |  |  |
| t <sub>ESBDATAH</sub>                                               | ESB data hold time after clock when using input register       |  |  |  |  |  |  |
| t <sub>ESBADDRSU</sub>                                              | ESB address setup time before clock when using input registers |  |  |  |  |  |  |
| t <sub>ESBDATACO1</sub>                                             | ESB clock-to-output delay when using output registers          |  |  |  |  |  |  |

| Symbol                     | Parameter                                                                             | Conditions |
|----------------------------|---------------------------------------------------------------------------------------|------------|
| t <sub>INSUBIDIR</sub>     | Setup time for bidirectional pins with global clock at LAB adjacent Input Register    |            |
| t <sub>INHBIDIR</sub>      | Hold time for bidirectional pins with global clock at LAB adjacent Input Register     |            |
| <sup>t</sup> OUTCOBIDIR    | Clock-to-output delay for bidirectional pins with global clock at IOE output register | C1 = 10 pF |
| t <sub>XZBIDIR</sub>       | Synchronous Output Enable Register to output buffer disable delay                     | C1 = 10 pF |
| t <sub>ZXBIDIR</sub>       | Synchronous Output Enable Register output buffer enable delay                         | C1 = 10 pF |
| t <sub>INSUBIDIRPLL</sub>  | Setup time for bidirectional pins with PLL clock at LAB adjacent Input Register       |            |
| t <sub>INHBIDIRPLL</sub>   | Hold time for bidirectional pins with PLL clock at LAB adjacent Input Register        |            |
| <sup>†</sup> OUTCOBIDIRPLL | Clock-to-output delay for bidirectional pins with PLL clock at IOE output register    | C1 = 10 pF |
| t <sub>XZBIDIRPLL</sub>    | Synchronous Output Enable Register to output buffer disable delay with PLL            | C1 = 10 pF |
| t <sub>ZXBIDIRPLL</sub>    | Synchronous Output Enable Register output buffer enable delay with PLL                | C1 = 10 pF |

Note to Tables 38 and 39:

<sup>(1)</sup> These timing parameters are sample-tested only.

| Table 57. EP2      | Table 57. EP20K60E f <sub>MAX</sub> Routing Delays |      |     |      |     |      |      |  |  |  |  |  |
|--------------------|----------------------------------------------------|------|-----|------|-----|------|------|--|--|--|--|--|
| Symbol             | -                                                  | 1    |     | -2   |     | 3    | Unit |  |  |  |  |  |
|                    | Min                                                | Max  | Min | Max  | Min | Max  |      |  |  |  |  |  |
| t <sub>F1-4</sub>  |                                                    | 0.24 |     | 0.26 |     | 0.30 | ns   |  |  |  |  |  |
| t <sub>F5-20</sub> |                                                    | 1.45 |     | 1.58 |     | 1.79 | ns   |  |  |  |  |  |
| t <sub>F20+</sub>  |                                                    | 1.96 |     | 2.14 |     | 2.45 | ns   |  |  |  |  |  |

| Symbol             | -1   |     | -    | -2  |      | -3  |    |
|--------------------|------|-----|------|-----|------|-----|----|
|                    | Min  | Max | Min  | Max | Min  | Max |    |
| t <sub>CH</sub>    | 2.00 |     | 2.50 |     | 2.75 |     | ns |
| t <sub>CL</sub>    | 2.00 |     | 2.50 |     | 2.75 |     | ns |
| t <sub>CLRP</sub>  | 0.20 |     | 0.28 |     | 0.41 |     | ns |
| t <sub>PREP</sub>  | 0.20 |     | 0.28 |     | 0.41 |     | ns |
| t <sub>ESBCH</sub> | 2.00 |     | 2.50 |     | 2.75 |     | ns |
| t <sub>ESBCL</sub> | 2.00 |     | 2.50 |     | 2.75 |     | ns |
| t <sub>ESBWP</sub> | 1.29 |     | 1.80 |     | 2.66 |     | ns |
| t <sub>ESBRP</sub> | 1.04 |     | 1.45 |     | 2.14 |     | ns |

| Symbol               | -    | -1   |      | -2   |      | -3   |    |
|----------------------|------|------|------|------|------|------|----|
|                      | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>INSU</sub>    | 2.03 |      | 2.12 |      | 2.23 |      | ns |
| t <sub>INH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>OUTCO</sub>   | 2.00 | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns |
| t <sub>INSUPLL</sub> | 1.12 |      | 1.15 |      | -    |      | ns |
| t <sub>INHPLL</sub>  | 0.00 |      | 0.00 |      | -    |      | ns |
| toutcople            | 0.50 | 3.37 | 0.50 | 3.69 | -    | -    | ns |

| Table 76. EP20K200E Minimum Pulse Width Timing Parameters |      |     |      |     |      |     |      |  |  |  |  |
|-----------------------------------------------------------|------|-----|------|-----|------|-----|------|--|--|--|--|
| Symbol                                                    | -1   |     | -2   |     | -3   |     | Unit |  |  |  |  |
|                                                           | Min  | Max | Min  | Max | Min  | Max |      |  |  |  |  |
| t <sub>CH</sub>                                           | 1.36 |     | 2.44 |     | 2.65 |     | ns   |  |  |  |  |
| t <sub>CL</sub>                                           | 1.36 |     | 2.44 |     | 2.65 |     | ns   |  |  |  |  |
| t <sub>CLRP</sub>                                         | 0.18 |     | 0.19 |     | 0.21 |     | ns   |  |  |  |  |
| t <sub>PREP</sub>                                         | 0.18 |     | 0.19 |     | 0.21 |     | ns   |  |  |  |  |
| t <sub>ESBCH</sub>                                        | 1.36 |     | 2.44 |     | 2.65 |     | ns   |  |  |  |  |
| t <sub>ESBCL</sub>                                        | 1.36 |     | 2.44 |     | 2.65 |     | ns   |  |  |  |  |
| t <sub>ESBWP</sub>                                        | 1.18 |     | 1.48 |     | 1.76 |     | ns   |  |  |  |  |
| t <sub>ESBRP</sub>                                        | 0.95 |     | 1.17 |     | 1.41 |     | ns   |  |  |  |  |

| Symbol                | -    | 1    | -2   |      | -3   | Unit |    |
|-----------------------|------|------|------|------|------|------|----|
|                       | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>INSU</sub>     | 2.24 |      | 2.35 |      | 2.47 |      | ns |
| t <sub>INH</sub>      | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>outco</sub>    | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns |
| t <sub>INSUPLL</sub>  | 2.13 |      | 2.07 |      | -    |      | ns |
| t <sub>INHPLL</sub>   | 0.00 |      | 0.00 |      | -    |      | ns |
| t <sub>OUTCOPLL</sub> | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns |

| Symbol                    | -1   |      | -2   |      | -3   |      | Unit |
|---------------------------|------|------|------|------|------|------|------|
|                           | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>INSUBIDIR</sub>    | 2.81 |      | 3.19 |      | 3.54 |      | ns   |
| t <sub>INHBIDIR</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| toutcobidir               | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns   |
| t <sub>XZBIDIR</sub>      |      | 7.51 |      | 8.32 |      | 8.67 | ns   |
| tzxbidir                  |      | 7.51 |      | 8.32 |      | 8.67 | ns   |
| t <sub>INSUBIDIRPLL</sub> | 3.30 |      | 3.64 |      | -    |      | ns   |
| t <sub>INHBIDIRPLL</sub>  | 0.00 |      | 0.00 |      | -    |      | ns   |
| toutcobidirpll            | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns   |
| txzbidirpll               |      | 5.40 |      | 6.05 |      | -    | ns   |
| tzxbidirpll               |      | 5.40 |      | 6.05 |      | -    | ns   |

Tables 79 through 84 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices.

| Table 79. EP20K300E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |       |      |      |      |  |  |  |
|----------------------------------------------------------------|------|------|------|-------|------|------|------|--|--|--|
| Symbol                                                         | -1   |      |      | -2 -3 |      | 3    | Unit |  |  |  |
|                                                                | Min  | Max  | Min  | Max   | Min  | Max  | 1    |  |  |  |
| t <sub>SU</sub>                                                | 0.16 |      | 0.17 |       | 0.18 |      | ns   |  |  |  |
| t <sub>H</sub>                                                 | 0.31 |      | 0.33 |       | 0.38 |      | ns   |  |  |  |
| t <sub>CO</sub>                                                |      | 0.28 |      | 0.38  |      | 0.51 | ns   |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.79 |      | 1.07  |      | 1.43 | ns   |  |  |  |

| Symbol                  | -1 Speed Grade |      | -2 Speed Grade |      | -3 Spee | Unit |    |
|-------------------------|----------------|------|----------------|------|---------|------|----|
|                         | Min            | Max  | Min            | Max  | Min     | Max  | 1  |
| t <sub>ESBARC</sub>     |                | 1.78 |                | 2.02 |         | 1.95 | ns |
| t <sub>ESBSRC</sub>     |                | 2.52 |                | 2.91 |         | 3.14 | ns |
| t <sub>ESBAWC</sub>     |                | 3.52 |                | 4.11 |         | 4.40 | ns |
| t <sub>ESBSWC</sub>     |                | 3.23 |                | 3.84 |         | 4.16 | ns |
| t <sub>ESBWASU</sub>    | 0.62           |      | 0.67           |      | 0.61    |      | ns |
| t <sub>ESBWAH</sub>     | 0.41           |      | 0.55           |      | 0.55    |      | ns |
| t <sub>ESBWDSU</sub>    | 0.77           |      | 0.79           |      | 0.81    |      | ns |
| t <sub>ESBWDH</sub>     | 0.41           |      | 0.55           |      | 0.55    |      | ns |
| t <sub>ESBRASU</sub>    | 1.74           |      | 1.92           |      | 1.85    |      | ns |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.01           |      | 0.23    |      | ns |
| t <sub>ESBWESU</sub>    | 2.07           |      | 2.28           |      | 2.41    |      | ns |
| t <sub>ESBWEH</sub>     | 0.00           |      | 0.00           |      | 0.00    |      | ns |
| t <sub>ESBDATASU</sub>  | 0.25           |      | 0.27           |      | 0.29    |      | ns |
| t <sub>ESBDATAH</sub>   | 0.13           |      | 0.13           |      | 0.13    |      | ns |
| t <sub>ESBWADDRSU</sub> | 0.11           |      | 0.04           |      | 0.11    |      | ns |
| t <sub>ESBRADDRSU</sub> | 0.14           |      | 0.11           |      | 0.16    |      | ns |
| t <sub>ESBDATACO1</sub> |                | 1.29 |                | 1.50 |         | 1.63 | ns |
| t <sub>ESBDATACO2</sub> |                | 2.55 |                | 2.99 |         | 3.22 | ns |
| t <sub>ESBDD</sub>      |                | 3.12 |                | 3.57 |         | 3.85 | ns |
| t <sub>PD</sub>         |                | 1.84 |                | 2.13 |         | 2.32 | ns |
| t <sub>PTERMSU</sub>    | 1.08           |      | 1.19           |      | 1.32    |      | ns |

1.53

1.66

ns

1.31

 $t_{\text{PTERMCO}}$ 

| Table 99. EP2      | Table 99. EP20K1000E f <sub>MAX</sub> Routing Delays |      |         |          |         |                |    |  |  |  |  |
|--------------------|------------------------------------------------------|------|---------|----------|---------|----------------|----|--|--|--|--|
| Symbol             | -1 Speed Grade                                       |      | -2 Spec | ed Grade | -3 Spee | -3 Speed Grade |    |  |  |  |  |
|                    | Min                                                  | Max  | Min     | Max      | Min     | Max            |    |  |  |  |  |
| t <sub>F1-4</sub>  |                                                      | 0.27 |         | 0.27     |         | 0.27           | ns |  |  |  |  |
| t <sub>F5-20</sub> |                                                      | 1.45 |         | 1.63     |         | 1.75           | ns |  |  |  |  |
| t <sub>F20+</sub>  |                                                      | 4.15 |         | 4.33     |         | 4.97           | ns |  |  |  |  |

| Symbol             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | Unit |    |
|--------------------|----------------|-----|----------------|-----|---------|------|----|
|                    | Min            | Max | Min            | Max | Min     | Max  |    |
| t <sub>CH</sub>    | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>CL</sub>    | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>CLRP</sub>  | 0.20           |     | 0.20           |     | 0.20    |      | ns |
| t <sub>PREP</sub>  | 0.20           |     | 0.20           |     | 0.20    |      | ns |
| t <sub>ESBCH</sub> | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>ESBCL</sub> | 1.25           |     | 1.43           |     | 1.67    |      | ns |
| t <sub>ESBWP</sub> | 1.28           |     | 1.51           |     | 1.65    |      | ns |
| t <sub>ESBRP</sub> | 1.11           |     | 1.29           |     | 1.41    |      | ns |

| Symbol                | -1 Speed Grade |      | -2 Speed Grade |      | -3 Spee | Unit |    |
|-----------------------|----------------|------|----------------|------|---------|------|----|
|                       | Min            | Max  | Min            | Max  | Min     | Max  | 1  |
| t <sub>INSU</sub>     | 2.70           |      | 2.84           |      | 2.97    |      | ns |
| t <sub>INH</sub>      | 0.00           |      | 0.00           |      | 0.00    |      | ns |
| t <sub>OUTCO</sub>    | 2.00           | 5.75 | 2.00           | 6.33 | 2.00    | 6.90 | ns |
| t <sub>INSUPLL</sub>  | 1.64           |      | 2.09           |      | =       |      | ns |
| t <sub>INHPLL</sub>   | 0.00           |      | 0.00           |      | =       |      | ns |
| t <sub>OUTCOPLL</sub> | 0.50           | 2.25 | 0.50           | 2.99 | -       | -    | ns |

| Symbol             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed | Grade | Unit |
|--------------------|----------------|-----|----------------|-----|----------|-------|------|
|                    | Min            | Max | Min            | Max | Min      | Max   |      |
| t <sub>CH</sub>    | 1.25           |     | 1.43           |     | 1.67     |       | ns   |
| t <sub>CL</sub>    | 1.25           |     | 1.43           |     | 1.67     |       | ns   |
| t <sub>CLRP</sub>  | 0.20           |     | 0.20           |     | 0.20     |       | ns   |
| t <sub>PREP</sub>  | 0.20           |     | 0.20           |     | 0.20     |       | ns   |
| t <sub>ESBCH</sub> | 1.25           |     | 1.43           |     | 1.67     |       | ns   |
| t <sub>ESBCL</sub> | 1.25           |     | 1.43           |     | 1.67     |       | ns   |
| t <sub>ESBWP</sub> | 1.28           |     | 1.51           |     | 1.65     |       | ns   |
| t <sub>ESBRP</sub> | 1.11           |     | 1.29           |     | 1.41     |       | ns   |

| Symbol                | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed | Unit |    |
|-----------------------|----------------|------|----------------|------|----------|------|----|
|                       | Min Max        | Min  | Max            | Min  | Max      |      |    |
| t <sub>INSU</sub>     | 3.09           |      | 3.30           |      | 3.58     |      | ns |
| t <sub>INH</sub>      | 0.00           |      | 0.00           |      | 0.00     |      | ns |
| t <sub>OUTCO</sub>    | 2.00           | 6.18 | 2.00           | 6.81 | 2.00     | 7.36 | ns |
| t <sub>INSUPLL</sub>  | 1.94           |      | 2.08           |      | -        |      | ns |
| t <sub>INHPLL</sub>   | 0.00           |      | 0.00           |      | -        |      | ns |
| t <sub>OUTCOPLL</sub> | 0.50           | 2.67 | 0.50           | 2.99 | -        | -    | ns |



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

