



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 1152                                                         |
| Number of Logic Elements/Cells | 11520                                                        |
| Total RAM Bits                 | 147456                                                       |
| Number of I/O                  | 408                                                          |
| Number of Gates                | 728000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 672-BBGA                                                     |
| Supplier Device Package        | 672-FBGA (27x27)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k300ebc672-1x |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Flexible clock management circuitry with up to four phase-locked loops (PLLs)
  - Built-in low-skew clock tree
  - Up to eight global clock signals
  - ClockLock<sup>®</sup> feature reducing clock delay and skew
  - ClockBoost<sup>®</sup> feature providing clock multiplication and division
  - ClockShift™ programmable clock phase and delay shifting

### Powerful I/O features

- Compliant with peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
- Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.)
- Bidirectional I/O performance ( $t_{CO} + t_{SU}$ ) up to 250 MHz
- LVDS performance up to 840 Mbits per channel
- Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic
- MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3)
- Programmable clamp to V<sub>CCIO</sub>
- Individual tri-state output enable control for each pin
- Programmable output slew-rate control to reduce switching noise
- Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I)
- Pull-up on I/O pins before and during configuration

#### Advanced interconnect structure

- Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays
- Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
- Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
- Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect

#### Advanced packaging options

- Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7)
- FineLine BGA® packages maximize board space efficiency

#### Advanced software support

 Software design support and automatic place-and-route provided by the Altera® Quartus® II development system for

| Table 5. APEX 20K F | ineLine BGA Pack | age Options & I/C | O Count Note | s (1), (2)     |           |
|---------------------|------------------|-------------------|--------------|----------------|-----------|
| Device              | 144 Pin          | 324 Pin           | 484 Pin      | 672 Pin        | 1,020 Pin |
| EP20K30E            | 93               | 128               |              |                |           |
| EP20K60E            | 93               | 196               |              |                |           |
| EP20K100            |                  | 252               |              |                |           |
| EP20K100E           | 93               | 246               |              |                |           |
| EP20K160E           |                  |                   | 316          |                |           |
| EP20K200            |                  |                   | 382          |                |           |
| EP20K200E           |                  |                   | 376          | 376            |           |
| EP20K300E           |                  |                   |              | 408            |           |
| EP20K400            |                  |                   |              | 502 <i>(3)</i> |           |
| EP20K400E           |                  |                   |              | 488 (3)        |           |
| EP20K600E           |                  |                   |              | 508 (3)        | 588       |
| EP20K1000E          |                  |                   |              | 508 (3)        | 708       |
| EP20K1500E          |                  |                   |              |                | 808       |

#### Notes to Tables 4 and 5:

- (1) I/O counts include dedicated input and clock pins.
- (2) APEX 20K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), 1.27-mm pitch ball-grid array (BGA), 1.00-mm pitch FineLine BGA, and pin-grid array (PGA) packages.
- (3) This device uses a thermally enhanced package, which is taller than the regular package. Consult the *Altera Device Package Information Data Sheet* for detailed package size information.

| Table 6. APEX 20                                                                                 | OK QFP, BGA & I | PGA Package S | izes        |             |             |             |
|--------------------------------------------------------------------------------------------------|-----------------|---------------|-------------|-------------|-------------|-------------|
| Feature                                                                                          | 144-Pin TQFP    | 208-Pin QFP   | 240-Pin QFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |
| Pitch (mm)                                                                                       | 0.50            | 0.50          | 0.50        | 1.27        | 1.27        | _           |
| Area (mm <sup>2</sup> )                                                                          | 484             | 924           | 1,218       | 1,225       | 2,025       | 3,906       |
| $\begin{array}{c} \text{Length} \times \text{Width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22         | 30.4 × 30.4   | 34.9 × 34.9 | 35 × 35     | 45 × 45     | 62.5 × 62.5 |

| Table 7. APEX 20K FineLine BGA Package Sizes |         |         |         |         |           |  |  |
|----------------------------------------------|---------|---------|---------|---------|-----------|--|--|
| Feature                                      | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin |  |  |
| Pitch (mm)                                   | 1.00    | 1.00    | 1.00    | 1.00    | 1.00      |  |  |
| Area (mm <sup>2</sup> )                      | 169     | 361     | 529     | 729     | 1,089     |  |  |
| $Length \times Width (mm \times mm)$         | 13 × 13 | 19×19   | 23 × 23 | 27 × 27 | 33 × 33   |  |  |

APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins.

## MegaLAB Structure

APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.

Figure 2. MegaLAB Structure





Figure 6. APEX 20K Carry Chain

### LE Operating Modes

The APEX 20K LE can operate in one of the following three modes:

- Normal mode
- Arithmetic mode
- Counter mode

Each mode uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes.

The Quartus II software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that specify which LE operating mode to use for optimal performance. Figure 8 shows the LE operating modes.

Figure 13. Product-Term Logic in ESB



Note to Figure 13:

(1) APEX 20KE devices have four dedicated clocks.

### Macrocells

APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register.

Combinatorial logic is implemented in the product terms. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell.

From Previous Macrocell Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch 32 Signals from To Next

Figure 16. APEX 20K Parallel Expanders

# Embedded System Block

Local Interconnect

The ESB can implement various types of memory blocks, including dual-port RAM, ROM, FIFO, and CAM blocks. The ESB includes input and output registers; the input registers synchronize writes, and the output registers can pipeline designs to improve system performance. The ESB offers a dual-port mode, which supports simultaneous reads and writes at two different clock frequencies. Figure 17 shows the ESB block diagram.

Macrocell



ESBs can implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the ESB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. Circuits using the ESB's self-timed RAM must only meet the setup and hold time specifications of the global clock.

ESB inputs are driven by the adjacent local interconnect, which in turn can be driven by the MegaLAB or FastTrack Interconnect. Because the ESB can be driven by the local interconnect, an adjacent LE can drive it directly for fast memory access. ESB outputs drive the MegaLAB and FastTrack Interconnect. In addition, ten ESB outputs, nine of which are unique output lines, drive the local interconnect for fast connection to adjacent LEs or for fast feedback product-term logic.

When implementing memory, each ESB can be configured in any of the following sizes:  $128 \times 16$ ,  $256 \times 8$ ,  $512 \times 4$ ,  $1,024 \times 2$ , or  $2,048 \times 1$ . By combining multiple ESBs, the Quartus II software implements larger memory blocks automatically. For example, two  $128 \times 16$  RAM blocks can be combined to form a  $128 \times 32$  RAM block, and two  $512 \times 4$  RAM blocks can be combined to form a  $512 \times 8$  RAM block. Memory performance does not degrade for memory blocks up to 2,048 words deep. Each ESB can implement a 2,048-word-deep memory; the ESBs are used in parallel, eliminating the need for any external control logic and its associated delays.

To create a high-speed memory block that is more than 2,048 words deep, ESBs drive tri-state lines. Each tri-state line connects all ESBs in a column of MegaLAB structures, and drives the MegaLAB interconnect and row and column FastTrack Interconnect throughout the column. Each ESB incorporates a programmable decoder to activate the tri-state driver appropriately. For instance, to implement 8,192-word-deep memory, four ESBs are used. Eleven address lines drive the ESB memory, and two more drive the tri-state decoder. Depending on which 2,048-word memory page is selected, the appropriate ESB driver is turned on, driving the output to the tri-state line. The Quartus II software automatically combines ESBs with tri-state lines to form deeper memory blocks. The internal tri-state control logic is designed to avoid internal contention and floating lines. See Figure 18.

Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 27 shows how a row IOE connects to the interconnect.



Figure 27. Row IOE Connection to the Interconnect

# Advanced I/O Standard Support

APEX 20KE IOEs support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, 3.3-V PCI, PCI-X, 3.3-V AGP, LVDS, LVPECL, GTL+, CTT, HSTL Class I, SSTL-3 Class I and II, and SSTL-2 Class I and II.



For more information on I/O standards supported by APEX 20KE devices, see *Application Note 117 (Using Selectable I/O Standards in Altera Devices)*.

The APEX 20KE device contains eight I/O banks. In QFP packages, the banks are linked to form four I/O banks. The I/O banks directly support all standards except LVDS and LVPECL. All I/O banks can support LVDS and LVPECL with the addition of external resistors. In addition, one block within a bank contains circuitry to support high-speed True-LVDS and LVPECL inputs, and another block within a particular bank supports high-speed True-LVDS and LVPECL outputs. The LVDS blocks support all of the I/O standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Each bank can also use a separate V<sub>REF</sub> level so that each bank can support any of the terminated standards (such as SSTL-3) independently. Within a bank, any one of the terminated standards can be supported. EP20K300E and larger APEX 20KE devices support the LVDS interface for data pins (smaller devices support LVDS clock pins, but not data pins). All EP20K300E and larger devices support the LVDS interface for data pins up to 155 Mbit per channel; EP20K400E devices and larger with an X-suffix on the ordering code add a serializer/deserializer circuit and PLL for higher-speed support.

Each bank can support multiple standards with the same VCCIO for output pins. Each bank can support one voltage-referenced I/O standard, but it can support multiple I/O standards with the same VCCIO voltage level. For example, when VCCIO is 3.3 V, a bank can support LVTTL, LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs.

When the LVDS banks are not used as LVDS I/O banks, they support all of the other I/O standards. Figure 29 shows the arrangement of the APEX 20KE I/O banks.

APEX 20KE devices also support the MultiVolt I/O interface feature. The APEX 20KE VCCINT pins must always be connected to a 1.8-V power supply. With a 1.8-V  $V_{CCINT}$  level, input pins are 1.8-V, 2.5-V, and 3.3-V tolerant. The VCCIO pins can be connected to either a 1.8-V, 2.5-V, or 3.3-V power supply, depending on the I/O standard requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and compatible with 3.3-V or 5.0-V systems. An APEX 20KE device is 5.0-V tolerant with the addition of a resistor.

Table 13 summarizes APEX 20KE MultiVolt I/O support.

| Table 13. A           | APEX 20KE I | MultiVolt I/O | Support / | Vote (1) |     |          |              |     |
|-----------------------|-------------|---------------|-----------|----------|-----|----------|--------------|-----|
| V <sub>CCIO</sub> (V) |             | Input Sig     | ınals (V) |          |     | Output S | ignals (V)   |     |
|                       | 1.8         | 2.5           | 3.3       | 5.0      | 1.8 | 2.5      | 3.3          | 5.0 |
| 1.8                   | ✓           | <b>✓</b>      | <b>✓</b>  |          | ✓   |          |              |     |
| 2.5                   | ✓           | <b>✓</b>      | <b>✓</b>  |          |     | ✓        |              |     |
| 3.3                   | ✓           | <b>✓</b>      | <b>\</b>  | (2)      |     |          | <b>√</b> (3) |     |

#### Notes to Table 13:

- The PCI clamping diode must be disabled to drive an input with voltages higher than V<sub>CCIO</sub>, except for the 5.0-V input case.
- (2) An APEX 20KE device can be made 5.0-V tolerant with the addition of an external resistor. You also need a PCI clamp and series resistor.
- (3) When  $V_{CCIO} = 3.3 \text{ V}$ , an APEX 20KE device can drive a 2.5-V device with 3.3-V tolerant inputs.

# ClockLock & ClockBoost Features

APEX 20K devices support the ClockLock and ClockBoost clock management features, which are implemented with PLLs. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost circuitry allows the designer to distribute a low-speed clock and multiply that clock on-device. APEX 20K devices include a high-speed clock tree; unlike ASICs, the user does not have to design and optimize the clock tree. The ClockLock and ClockBoost features work in conjunction with the APEX 20K device's high-speed clock to provide significant improvements in system performance and band-width. Devices with an X-suffix on the ordering code include the ClockLock circuit.

The ClockLock and ClockBoost features in APEX 20K devices are enabled through the Quartus II software. External devices are not required to use these features.

| Symbol          | Parameter             | I/O Standard | -1X Spe | ed Grade | -2X Speed | l Grade | Units |
|-----------------|-----------------------|--------------|---------|----------|-----------|---------|-------|
|                 |                       |              | Min     | Max      | Min       | Max     |       |
| f <sub>IN</sub> | Input clock frequency | 3.3-V LVTTL  | 1.5     | 290      | 1.5       | 257     | MHz   |
|                 |                       | 2.5-V LVTTL  | 1.5     | 281      | 1.5       | 250     | MHz   |
|                 |                       | 1.8-V LVTTL  | 1.5     | 272      | 1.5       | 243     | MHz   |
|                 |                       | GTL+         | 1.5     | 303      | 1.5       | 261     | MHz   |
|                 |                       | SSTL-2 Class | 1.5     | 291      | 1.5       | 253     | MHz   |
|                 |                       | SSTL-2 Class | 1.5     | 291      | 1.5       | 253     | MHz   |
|                 |                       | SSTL-3 Class | 1.5     | 300      | 1.5       | 260     | MHz   |
|                 |                       | SSTL-3 Class | 1.5     | 300      | 1.5       | 260     | MHz   |
|                 |                       | LVDS         | 1.5     | 420      | 1.5       | 350     | MHz   |

#### Notes to Tables 17 and 18:

- All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications
  are not met, creating an erroneous clock within the device.
- (2) The maximum lock time is 40 µs or 2000 input clock cycles, whichever occurs first.
- (3) Before configuration, the PLL circuits are disable and powered down. During configuration, the PLLs are still disabled. The PLLs begin to lock once the device is in the user mode. If the clock enable feature is used, lock begins once the CLKLK ENA pin goes high in user mode.
- (4) The PLL VCO operating range is 200 MHz  $\delta$  f<sub>VCO</sub>  $\delta$  840 MHz for LVDS mode.

# SignalTap Embedded Logic Analyzer

APEX 20K devices include device enhancements to support the SignalTap embedded logic analyzer. By including this circuitry, the APEX 20K device provides the ability to monitor design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages such as FineLine BGA packages because adding a connection to a pin during the debugging process can be difficult after a board is designed and manufactured.

The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices.

| Table 20. APEX 20K Boundary-Sca | an Register Length            |
|---------------------------------|-------------------------------|
| Device                          | Boundary-Scan Register Length |
| EP20K30E                        | 420                           |
| EP20K60E                        | 624                           |
| EP20K100                        | 786                           |
| EP20K100E                       | 774                           |
| EP20K160E                       | 984                           |
| EP20K200                        | 1,176                         |
| EP20K200E                       | 1,164                         |
| EP20K300E                       | 1,266                         |
| EP20K400                        | 1,536                         |
| EP20K400E                       | 1,506                         |
| EP20K600E                       | 1,806                         |
| EP20K1000E                      | 2,190                         |
| EP20K1500E                      | 1 (1)                         |

#### Note to Table 20:

(1) This device does not support JTAG boundary scan testing.

| Symbol            | Parameter                                                                 | Conditions                                                                        | Min | Тур | Max                     | Unit |
|-------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|-------------------------|------|
| V <sub>OL</sub>   | 3.3-V low-level TTL output voltage                                        | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                    |     |     | 0.45                    | V    |
|                   | 3.3-V low-level CMOS output voltage                                       | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11)                   |     |     | 0.2                     | V    |
|                   | 3.3-V low-level PCI output voltage                                        | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(11)        |     |     | 0.1 × V <sub>CCIO</sub> | V    |
|                   | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                   |     |     | 0.2                     | ٧    |
|                   |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                     |     |     | 0.4                     | ٧    |
|                   |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                     |     |     | 0.7                     | ٧    |
| I <sub>I</sub>    | Input pin leakage current                                                 | $V_1 = 5.75 \text{ to } -0.5 \text{ V}$                                           | -10 |     | 10                      | μΑ   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current                                        | $V_O = 5.75 \text{ to } -0.5 \text{ V}$                                           | -10 |     | 10                      | μΑ   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | V <sub>I</sub> = ground, no load, no toggling inputs, -1 speed grade (12)         |     | 10  |                         | mA   |
|                   |                                                                           | V <sub>I</sub> = ground, no load, no toggling inputs,<br>-2, -3 speed grades (12) |     | 5   |                         | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (13)                                                    | 20  |     | 50                      | W    |
|                   | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (13)                                                  | 30  |     | 80                      | W    |

Figures 38 and 39 show the asynchronous and synchronous timing waveforms, respectively, for the ESB macroparameters in Table 31.

Figure 38. ESB Asynchronous Timing Waveforms





#### **ESB Asynchronous Write**



Tables 55 through 60 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K60E APEX 20KE devices.

| Symbol           | -1   |      | -2   |      | -    | -3   |    |
|------------------|------|------|------|------|------|------|----|
|                  | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>SU</sub>  | 0.17 |      | 0.15 |      | 0.16 |      | ns |
| t <sub>H</sub>   | 0.32 |      | 0.33 |      | 0.39 |      | ns |
| t <sub>CO</sub>  |      | 0.29 |      | 0.40 |      | 0.60 | ns |
| t <sub>LUT</sub> |      | 0.77 |      | 1.07 |      | 1.59 | ns |

| Table 57. EP2      | Table 57. EP20K60E f <sub>MAX</sub> Routing Delays |      |     |      |     |      |      |  |  |  |
|--------------------|----------------------------------------------------|------|-----|------|-----|------|------|--|--|--|
| Symbol             | -                                                  | 1    | -2  |      |     | 3    | Unit |  |  |  |
|                    | Min                                                | Max  | Min | Max  | Min | Max  |      |  |  |  |
| t <sub>F1-4</sub>  |                                                    | 0.24 |     | 0.26 |     | 0.30 | ns   |  |  |  |
| t <sub>F5-20</sub> |                                                    | 1.45 |     | 1.58 |     | 1.79 | ns   |  |  |  |
| t <sub>F20+</sub>  |                                                    | 1.96 |     | 2.14 |     | 2.45 | ns   |  |  |  |

| Symbol             | -1   |     | -    | -2  |      | -3  |    |
|--------------------|------|-----|------|-----|------|-----|----|
|                    | Min  | Max | Min  | Max | Min  | Max |    |
| t <sub>CH</sub>    | 2.00 |     | 2.50 |     | 2.75 |     | ns |
| t <sub>CL</sub>    | 2.00 |     | 2.50 |     | 2.75 |     | ns |
| t <sub>CLRP</sub>  | 0.20 |     | 0.28 |     | 0.41 |     | ns |
| t <sub>PREP</sub>  | 0.20 |     | 0.28 |     | 0.41 |     | ns |
| t <sub>ESBCH</sub> | 2.00 |     | 2.50 |     | 2.75 |     | ns |
| t <sub>ESBCL</sub> | 2.00 |     | 2.50 |     | 2.75 |     | ns |
| t <sub>ESBWP</sub> | 1.29 |     | 1.80 |     | 2.66 |     | ns |
| t <sub>ESBRP</sub> | 1.04 |     | 1.45 |     | 2.14 |     | ns |

| Symbol               | -1   |      | -    | -2   |      | -3   |    |
|----------------------|------|------|------|------|------|------|----|
|                      | Min  | Max  | Min  | Max  | Min  | Max  | 7  |
| t <sub>INSU</sub>    | 2.03 |      | 2.12 |      | 2.23 |      | ns |
| t <sub>INH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>OUTCO</sub>   | 2.00 | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns |
| t <sub>INSUPLL</sub> | 1.12 |      | 1.15 |      | -    |      | ns |
| t <sub>INHPLL</sub>  | 0.00 |      | 0.00 |      | -    |      | ns |
| toutcople            | 0.50 | 3.37 | 0.50 | 3.69 | -    | -    | ns |

| Symbol                  | -1    |      | -2    |      | -3   |      | Unit |
|-------------------------|-------|------|-------|------|------|------|------|
|                         | Min   | Max  | Min   | Max  | Min  | Max  |      |
| t <sub>ESBARC</sub>     |       | 1.65 |       | 2.02 |      | 2.11 | ns   |
| t <sub>ESBSRC</sub>     |       | 2.21 |       | 2.70 |      | 3.11 | ns   |
| t <sub>ESBAWC</sub>     |       | 3.04 |       | 3.79 |      | 4.42 | ns   |
| t <sub>ESBSWC</sub>     |       | 2.81 |       | 3.56 |      | 4.10 | ns   |
| t <sub>ESBWASU</sub>    | 0.54  |      | 0.66  |      | 0.73 |      | ns   |
| t <sub>ESBWAH</sub>     | 0.36  |      | 0.45  |      | 0.47 |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.68  |      | 0.81  |      | 0.94 |      | ns   |
| t <sub>ESBWDH</sub>     | 0.36  |      | 0.45  |      | 0.47 |      | ns   |
| t <sub>ESBRASU</sub>    | 1.58  |      | 1.87  |      | 2.06 |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00  |      | 0.00  |      | 0.01 |      | ns   |
| t <sub>ESBWESU</sub>    | 1.41  |      | 1.71  |      | 2.00 |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00  |      | 0.00  |      | 0.00 |      | ns   |
| t <sub>ESBDATASU</sub>  | -0.02 |      | -0.03 |      | 0.09 |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13  |      | 0.13  |      | 0.13 |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.14  |      | 0.17  |      | 0.35 |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.21  |      | 0.27  |      | 0.43 |      | ns   |
| t <sub>ESBDATACO1</sub> |       | 1.04 |       | 1.30 |      | 1.46 | ns   |
| t <sub>ESBDATACO2</sub> |       | 2.15 |       | 2.70 |      | 3.16 | ns   |
| t <sub>ESBDD</sub>      |       | 2.69 |       | 3.35 |      | 3.97 | ns   |
| t <sub>PD</sub>         |       | 1.55 |       | 1.93 | _    | 2.29 | ns   |
| t <sub>PTERMSU</sub>    | 1.01  |      | 1.23  |      | 1.52 |      | ns   |
| t <sub>PTERMCO</sub>    |       | 1.06 |       | 1.32 |      | 1.04 | ns   |

Tables 85 through 90 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K400E APEX 20KE devices.

| Table 85. EP20K400E f <sub>MAX</sub> LE Timing Microparameters |                |      |                |      |                |      |      |  |  |
|----------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|
| Symbol                                                         | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                                | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |
| t <sub>SU</sub>                                                | 0.23           |      | 0.23           |      | 0.23           |      | ns   |  |  |
| t <sub>H</sub>                                                 | 0.23           |      | 0.23           |      | 0.23           |      | ns   |  |  |
| t <sub>CO</sub>                                                |                | 0.25 |                | 0.29 |                | 0.32 | ns   |  |  |
| t <sub>LUT</sub>                                               |                | 0.70 |                | 0.83 |                | 1.01 | ns   |  |  |

| Symbol                  | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|-------------------------|----------------|------|----------------|------|----------------|------|------|
|                         | Min            | Max  | Min            | Max  | Min            | Max  | 7    |
| t <sub>ESBARC</sub>     |                | 1.67 |                | 1.91 |                | 1.99 | ns   |
| t <sub>ESBSRC</sub>     |                | 2.30 |                | 2.66 |                | 2.93 | ns   |
| t <sub>ESBAWC</sub>     |                | 3.09 |                | 3.58 |                | 3.99 | ns   |
| t <sub>ESBSWC</sub>     |                | 3.01 |                | 3.65 |                | 4.05 | ns   |
| t <sub>ESBWASU</sub>    | 0.54           |      | 0.63           |      | 0.65           |      | ns   |
| t <sub>ESBWAH</sub>     | 0.36           |      | 0.43           |      | 0.42           |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.69           |      | 0.77           |      | 0.84           |      | ns   |
| t <sub>ESBWDH</sub>     | 0.36           |      | 0.43           |      | 0.42           |      | ns   |
| t <sub>ESBRASU</sub>    | 1.61           |      | 1.77           |      | 1.86           |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.00           |      | 0.01           |      | ns   |
| t <sub>ESBWESU</sub>    | 1.35           |      | 1.47           |      | 1.61           |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBDATASU</sub>  | -0.18          |      | -0.30          |      | -0.27          |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13           |      | 0.13           |      | 0.13           |      | ns   |
| t <sub>ESBWADDRSU</sub> | -0.02          |      | -0.11          |      | -0.03          |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.06           |      | -0.01          |      | -0.05          |      | ns   |
| t <sub>ESBDATACO1</sub> |                | 1.16 |                | 1.40 |                | 1.54 | ns   |
| t <sub>ESBDATACO2</sub> |                | 2.18 |                | 2.55 |                | 2.85 | ns   |
| t <sub>ESBDD</sub>      |                | 2.73 |                | 3.17 |                | 3.58 | ns   |
| t <sub>PD</sub>         |                | 1.57 |                | 1.83 |                | 2.07 | ns   |
| t <sub>PTERMSU</sub>    | 0.92           |      | 0.99           |      | 1.18           |      | ns   |
| t <sub>PTERMCO</sub>    |                | 1.18 |                | 1.43 |                | 1.17 | ns   |