# E·XFL

# Intel - EP20K300EFC672-3N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                     |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 1152                                                         |
| Number of Logic Elements/Cells | 11520                                                        |
| Total RAM Bits                 | 147456                                                       |
| Number of I/O                  | 408                                                          |
| Number of Gates                | 728000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 672-BBGA                                                     |
| Supplier Device Package        | 672-FBGA (27x27)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k300efc672-3n |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# General Description

APEX<sup>™</sup> 20K devices are the first PLDs designed with the MultiCore architecture, which combines the strengths of LUT-based and productterm-based devices with an enhanced memory structure. LUT-based logic provides optimized performance and efficiency for data-path, registerintensive, mathematical, or digital signal processing (DSP) designs. Product-term-based logic is optimized for complex combinatorial paths, such as complex state machines. LUT- and product-term-based logic combined with memory functions and a wide variety of MegaCore and AMPP functions make the APEX 20K device architecture uniquely suited for system-on-a-programmable-chip designs. Applications historically requiring a combination of LUT-, product-term-, and memory-based devices can now be integrated into one APEX 20K device.

APEX 20KE devices are a superset of APEX 20K devices and include additional features such as advanced I/O standard support, CAM, additional global clocks, and enhanced ClockLock clock circuitry. In addition, APEX 20KE devices extend the APEX 20K family to 1.5 million gates. APEX 20KE devices are denoted with an "E" suffix in the device name (e.g., the EP20K1000E device is an APEX 20KE device). Table 8 compares the features included in APEX 20K and APEX 20KE devices. Each LE has two outputs that drive the local, MegaLAB, or FastTrack Interconnect routing structure. Each output can be driven independently by the LUT's or register's output. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, improves device utilization because the register and the LUT can be used for unrelated functions. The LE can also drive out registered and unregistered versions of the LUT output.

The APEX 20K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. A carry chain supports high-speed arithmetic functions such as counters and adders, while a cascade chain implements wide-input functions such as equality comparators with minimum delay. Carry and cascade chains connect LEs 1 through 10 in an LAB and all LABs in the same MegaLAB structure.

#### Carry Chain

The carry chain provides a very fast carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higherorder bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the APEX 20K architecture to implement high-speed counters, adders, and comparators of arbitrary width. Carry chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as library of parameterized modules (LPM) and DesignWare functions automatically take advantage of carry chains for the appropriate functions.

The Quartus II software Compiler creates carry chains longer than ten LEs by linking LABs together automatically. For enhanced fitting, a long carry chain skips alternate LABs in a MegaLAB<sup>™</sup> structure. A carry chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure.

Figure 6 shows how an *n*-bit full adder can be implemented in n + 1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for accumulator functions. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is driven onto the local, MegaLAB, or FastTrack Interconnect routing structures.

#### LAB-Wide Normal Mode (1) Clock Enable (2) Carry-In (3) Cascade-In LE-Out data1 data2 PRN 4-Input D Q LUT data3 LE-Out ENA data4 CLRN Cascade-Out LAB-Wide Arithmetic Mode Clock Enable (2) Carry-In Cascade-In LE-Out PRN data1 Q D 3-Input data2 LUT LE-Out ENA CLRN 3-Input LUT Cascade-Out Carry-Out

#### Figure 8. APEX 20K LE Operating Modes





#### Notes to Figure 8:

- (1) LEs in normal mode support register packing.
- (2) There are two LAB-wide clock enables per LAB.
- (3) When using the carry-in in normal mode, the packed register feature is unavailable.
- (4) A register feedback multiplexer is available on LE1 of each LAB.
- (5) The DATA1 and DATA2 input signals can supply counter enable, up or down control, or register feedback signals for LEs other than the second LE in an LAB.
- (6) The LAB-wide synchronous clear and LAB wide synchronous load affect all registers in an LAB.

The programmable register also supports an asynchronous clear function. Within the ESB, two asynchronous clears are generated from global signals and the local interconnect. Each macrocell can either choose between the two asynchronous clear signals or choose to not be cleared. Either of the two clear signals can be inverted within the ESB. Figure 15 shows the ESB control logic when implementing product-terms.



Figure 15. ESB Product-Term Mode Control Logic

(1) APEX 20KE devices have four dedicated clocks.

## Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 32 product terms to feed the macrocell OR logic directly, with two product terms provided by the macrocell and 30 parallel expanders provided by the neighboring macrocells in the ESB.

The Quartus II software Compiler can allocate up to 15 sets of up to two parallel expanders per set to the macrocells automatically. Each set of two parallel expanders incurs a small, incremental timing delay. Figure 16 shows the APEX 20K parallel expanders.



Figure 18. Deep Memory Block Implemented with Multiple ESBs

The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two or four ESBs are used to support two simultaneous reads or writes. This functionality is shown in Figure 19.



# **Read/Write Clock Mode**

The read/write clock mode contains two clocks. One clock controls all registers associated with writing: data input, WE, and write address. The other clock controls all registers associated with reading: read enable (RE), read address, and data output. The ESB also supports clock enable and asynchronous clear signals; these signals also control the read and write registers independently. Read/write clock mode is commonly used for applications where reads and writes occur at different system frequencies. Figure 20 shows the ESB in read/write clock mode.



# Notes to Figure 20:

- (1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset.
- (2) APEX 20KE devices have four dedicated clocks.



#### Figure 22. ESB in Single-Port Mode Note (1)

#### Notes to Figure 22:

All registers can be asynchronously cleared by ESB local interconnect signals, global signals, or the chip-wide reset.
APEX 20KE devices have four dedicated clocks.

## **Content-Addressable Memory**

In APEX 20KE devices, the ESB can implement CAM. CAM can be thought of as the inverse of RAM. When read, RAM outputs the data for a given address. Conversely, CAM outputs an address for a given data word. For example, if the data FA12 is stored in address 14, the CAM outputs 14 when FA12 is driven into it.

CAM is used for high-speed search operations. When searching for data within a RAM block, the search is performed serially. Thus, finding a particular data word can take many cycles. CAM searches all addresses in parallel and outputs the address storing a particular word. When a match is found, a match flag is set high. Figure 23 shows the CAM block diagram.



#### Figure 29. APEX 20KE I/O Banks

#### Notes to Figure 29:

- For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE Devices).
- (2) If the LVDS input and output blocks are not used for LVDS, they can support all of the I/O standards and can be used as input, output, or bidirectional pins with V<sub>CCIO</sub> set to 3.3 V, 2.5 V, or 1.8 V.

## Power Sequencing & Hot Socketing

Because APEX 20K and APEX 20KE devices can be used in a mixedvoltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the  $V_{CCIO}$  and  $V_{CCINT}$  power supplies may be powered in any order.

For more information, please refer to the "Power Sequencing Considerations" section in the *Configuring APEX 20KE & APEX 20KC Devices* chapter of the *Configuration Devices Handbook*.

Signals can be driven into APEX 20K devices before and during power-up without damaging the device. In addition, APEX 20K devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20K and APEX 20KE devices operate as specified by the user.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used.

| Table 14. Multiplication Factor Combinations |         |  |  |  |  |
|----------------------------------------------|---------|--|--|--|--|
| Clock 1                                      | Clock 2 |  |  |  |  |
| ×1                                           | ×1      |  |  |  |  |
| ×1, ×2                                       | ×2      |  |  |  |  |
| ×1, ×2, ×4                                   | ×4      |  |  |  |  |

# APEX 20KE ClockLock Feature

APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs.

The following sections describe some of the features offered by the APEX 20KE PLLs.

## External PLL Feedback

The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM.

## Clock Multiplication

The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$  or  $m/(n \times v)$ , where *m* and *k* range from 2 to 160, and *n* and *v* range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.

#### Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

#### LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

#### Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

# ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.

For more information on ClockLock and ClockBoost circuitry, see Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices.

| Table 18. APEX 20KE Clock Input & Output Parameters   (Part 2 of 2)   Note (1) |                       |                    |         |          |           |       |       |  |  |
|--------------------------------------------------------------------------------|-----------------------|--------------------|---------|----------|-----------|-------|-------|--|--|
| Symbol                                                                         | Parameter             | I/O Standard       | -1X Spe | ed Grade | -2X Speed | Grade | Units |  |  |
|                                                                                |                       |                    | Min     | Max      | Min       | Max   |       |  |  |
| f <sub>IN</sub>                                                                | Input clock frequency | 3.3-V LVTTL        | 1.5     | 290      | 1.5       | 257   | MHz   |  |  |
|                                                                                |                       | 2.5-V LVTTL        | 1.5     | 281      | 1.5       | 250   | MHz   |  |  |
|                                                                                |                       | 1.8-V LVTTL        | 1.5     | 272      | 1.5       | 243   | MHz   |  |  |
|                                                                                |                       | GTL+               | 1.5     | 303      | 1.5       | 261   | MHz   |  |  |
|                                                                                |                       | SSTL-2 Class<br>I  | 1.5     | 291      | 1.5       | 253   | MHz   |  |  |
|                                                                                |                       | SSTL-2 Class<br>II | 1.5     | 291      | 1.5       | 253   | MHz   |  |  |
|                                                                                |                       | SSTL-3 Class<br>I  | 1.5     | 300      | 1.5       | 260   | MHz   |  |  |
|                                                                                |                       | SSTL-3 Class<br>II | 1.5     | 300      | 1.5       | 260   | MHz   |  |  |
|                                                                                |                       | LVDS               | 1.5     | 420      | 1.5       | 350   | MHz   |  |  |

#### Notes to Tables 17 and 18:

 All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.

- (2) The maximum lock time is 40 µs or 2000 input clock cycles, whichever occurs first.
- (3) Before configuration, the PLL circuits are disable and powered down. During configuration, the PLLs are still disabled. The PLLs begin to lock once the device is in the user mode. If the clock enable feature is used, lock begins once the CLKLK\_ENA pin goes high in user mode.
- (4) The PLL VCO operating range is 200 MHz ð f<sub>VCO</sub> ð 840 MHz for LVDS mode.

# SignalTap Embedded Logic Analyzer

APEX 20K devices include device enhancements to support the SignalTap embedded logic analyzer. By including this circuitry, the APEX 20K device provides the ability to monitor design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages such as FineLine BGA packages because adding a connection to a pin during the debugging process can be difficult after a board is designed and manufactured. Table 22 shows the JTAG timing parameters and values for APEX 20K devices.

| 10010 2           |                                                |     |     |      |
|-------------------|------------------------------------------------|-----|-----|------|
| Symbol            | Parameter                                      | Min | Max | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100 |     | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50  |     | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50  |     | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20  |     | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45  |     | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |     | 25  | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |     | 25  | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |     | 25  | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20  |     | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45  |     | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |     | 35  | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |     | 35  | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |     | 35  | ns   |

Table 22. APEX 20K JTAG Timing Parameters & Values

For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- Jam Programming & Test Language Specification

# **Generic Testing**

Each APEX 20K device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for APEX 20K devices are made under conditions equivalent to those shown in Figure 32. Multiple test patterns can be used to configure devices during all stages of the production flow.



#### Figure 32. APEX 20K AC Test Conditions Note (1)

#### Note to Figure 32:

Power supply transients can affect AC measurements. Simultaneous transitions of (1) multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result.

# Operating **Conditions**

Tables 23 through 26 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V APEX 20K devices.

| Table 2            | 3. APEX ZUK 5.U-V Tolerant L | Jevice Adsolute Maximum Ratings No             | tes (1), (2) |      |      |
|--------------------|------------------------------|------------------------------------------------|--------------|------|------|
| Symbol             | Parameter                    | Conditions                                     | Min          | Max  | Unit |
| V <sub>CCINT</sub> | Supply voltage               | With respect to ground (3)                     | -0.5         | 3.6  | V    |
| V <sub>CCIO</sub>  |                              |                                                | -0.5         | 4.6  | V    |
| VI                 | DC input voltage             |                                                | -2.0         | 5.75 | V    |
| I <sub>OUT</sub>   | DC output current, per pin   |                                                | -25          | 25   | mA   |
| T <sub>STG</sub>   | Storage temperature          | No bias                                        | -65          | 150  | °C   |
| T <sub>AMB</sub>   | Ambient temperature          | Under bias                                     | -65          | 135  | °C   |
| ТJ                 | Junction temperature         | PQFP, RQFP, TQFP, and BGA packages, under bias |              | 135  | °C   |
|                    |                              | Ceramic PGA packages, under bias               |              | 150  | °C   |

| Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings | Notes (1), (2) |
|-------------------------------------------------------------------|----------------|
|-------------------------------------------------------------------|----------------|

All specifications are always representative of worst-case supply voltage and junction temperature conditions. All output-pin-timing specifications are reported for maximum driver strength.

Figure 36 shows the  $f_{MAX}$  timing model for APEX 20K devices.



Figure 37 shows the  $f_{MAX}$  timing model for APEX 20KE devices. These parameters can be used to estimate  $f_{MAX}$  for multiple levels of logic. Quartus II software timing analysis should be used for more accurate timing information.



Figure 37. APEX 20KE f<sub>MAX</sub> Timing Model

| Table 39. APEX 20KE External Bidirectional Timing Parameters     Note (1) |                                                                                       |            |  |  |  |  |  |
|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                                                                    | Parameter                                                                             | Conditions |  |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                    | Setup time for bidirectional pins with global clock at LAB adjacent Input Register    |            |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                     | Hold time for bidirectional pins with global clock at LAB adjacent Input Register     |            |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                                   | Clock-to-output delay for bidirectional pins with global clock at IOE output register | C1 = 10 pF |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                      | Synchronous Output Enable Register to output buffer disable delay                     | C1 = 10 pF |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                      | Synchronous Output Enable Register output buffer enable delay                         | C1 = 10 pF |  |  |  |  |  |
| t <sub>INSUBIDIRPLL</sub>                                                 | Setup time for bidirectional pins with PLL clock at LAB adjacent Input Register       |            |  |  |  |  |  |
| t <sub>INHBIDIRPLL</sub>                                                  | Hold time for bidirectional pins with PLL clock at LAB adjacent Input Register        |            |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIRPLL                                                | Clock-to-output delay for bidirectional pins with PLL clock at IOE output register    | C1 = 10 pF |  |  |  |  |  |
| t <sub>XZBIDIRPLL</sub>                                                   | Synchronous Output Enable Register to output buffer disable delay with PLL            | C1 = 10 pF |  |  |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                                   | Synchronous Output Enable Register output buffer enable delay with PLL                | C1 = 10 pF |  |  |  |  |  |

#### Note to Tables 38 and 39:

Г

(1) These timing parameters are sample-tested only.

| Table 52. EP20K30E Minimum Pulse Width Timing Parameters |      |     |      |     |      |     |    |  |  |
|----------------------------------------------------------|------|-----|------|-----|------|-----|----|--|--|
| Symbol                                                   | -    | 1   | -    | -2  |      | -3  |    |  |  |
|                                                          | Min  | Max | Min  | Мах | Min  | Max |    |  |  |
| t <sub>CH</sub>                                          | 0.55 |     | 0.78 |     | 1.15 |     | ns |  |  |
| t <sub>CL</sub>                                          | 0.55 |     | 0.78 |     | 1.15 |     | ns |  |  |
| t <sub>CLRP</sub>                                        | 0.22 |     | 0.31 |     | 0.46 |     | ns |  |  |
| t <sub>PREP</sub>                                        | 0.22 |     | 0.31 |     | 0.46 |     | ns |  |  |
| t <sub>ESBCH</sub>                                       | 0.55 |     | 0.78 |     | 1.15 |     | ns |  |  |
| t <sub>ESBCL</sub>                                       | 0.55 |     | 0.78 |     | 1.15 |     | ns |  |  |
| t <sub>ESBWP</sub>                                       | 1.43 |     | 2.01 |     | 2.97 |     | ns |  |  |
| t <sub>ESBRP</sub>                                       | 1.15 |     | 1.62 |     | 2.39 |     | ns |  |  |

| Table 53. EP20K30E External Timing Parameters |       |      |      |      |      |      |    |  |  |  |
|-----------------------------------------------|-------|------|------|------|------|------|----|--|--|--|
| Symbol                                        | ol -1 |      |      | -2   | -3   | -3   |    |  |  |  |
|                                               | Min   | Max  | Min  | Max  | Min  | Max  |    |  |  |  |
| t <sub>INSU</sub>                             | 2.02  |      | 2.13 |      | 2.24 |      | ns |  |  |  |
| t <sub>INH</sub>                              | 0.00  |      | 0.00 |      | 0.00 |      | ns |  |  |  |
| t <sub>outco</sub>                            | 2.00  | 4.88 | 2.00 | 5.36 | 2.00 | 5.88 | ns |  |  |  |
| t <sub>INSUPLL</sub>                          | 2.11  |      | 2.23 |      | -    |      | ns |  |  |  |
| t <sub>INHPLL</sub>                           | 0.00  |      | 0.00 |      | -    |      | ns |  |  |  |
| t <sub>outcopll</sub>                         | 0.50  | 2.60 | 0.50 | 2.88 | -    | -    | ns |  |  |  |

| Table 54. EP20K30E External Bidirectional Timing Parameters |      |      |      |      |      |      |    |  |  |
|-------------------------------------------------------------|------|------|------|------|------|------|----|--|--|
| Symbol                                                      | -    | 1    | -    | -2   |      | -3   |    |  |  |
|                                                             | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |
| t <sub>insubidir</sub>                                      | 1.85 |      | 1.77 |      | 1.54 |      | ns |  |  |
| t <sub>inhbidir</sub>                                       | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |
| t <sub>outcobidir</sub>                                     | 2.00 | 4.88 | 2.00 | 5.36 | 2.00 | 5.88 | ns |  |  |
| t <sub>XZBIDIR</sub>                                        |      | 7.48 |      | 8.46 |      | 9.83 | ns |  |  |
| t <sub>ZXBIDIR</sub>                                        |      | 7.48 |      | 8.46 |      | 9.83 | ns |  |  |
| t <sub>insubidirpll</sub>                                   | 4.12 |      | 4.24 |      | -    |      | ns |  |  |
| t <sub>inhbidirpll</sub>                                    | 0.00 |      | 0.00 |      | -    |      | ns |  |  |
| t <sub>outcobidirpll</sub>                                  | 0.50 | 2.60 | 0.50 | 2.88 | -    | -    | ns |  |  |
| t <sub>xzbidirpll</sub>                                     |      | 5.21 |      | 5.99 |      | -    | ns |  |  |
| t <sub>ZXBIDIRPLL</sub>                                     |      | 5.21 |      | 5.99 |      | -    | ns |  |  |

| Table 78. EP20K200E External Bidirectional Timing Parameters |      |      |      |      |      |      |    |  |  |
|--------------------------------------------------------------|------|------|------|------|------|------|----|--|--|
| Symbol                                                       |      | ·1   | -    | -2   |      | -3   |    |  |  |
|                                                              | Min  | Max  | Min  | Max  | Min  | Max  |    |  |  |
| t <sub>INSUBIDIR</sub>                                       | 2.81 |      | 3.19 |      | 3.54 |      | ns |  |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns |  |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns |  |  |
| t <sub>xzbidir</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns |  |  |
| t <sub>ZXBIDIR</sub>                                         |      | 7.51 |      | 8.32 |      | 8.67 | ns |  |  |
| t <sub>insubidirpll</sub>                                    | 3.30 |      | 3.64 |      | -    |      | ns |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns |  |  |
| t <sub>xzbidirpll</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 5.40 |      | 6.05 |      | -    | ns |  |  |

Tables 79 through 84 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices.

| Table 79. EP20K300E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |  |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|------|--|--|--|
| Symbol                                                         | -1   |      | -2   |      | -3   |      | Unit |  |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |  |
| t <sub>SU</sub>                                                | 0.16 |      | 0.17 |      | 0.18 |      | ns   |  |  |  |
| t <sub>H</sub>                                                 | 0.31 |      | 0.33 |      | 0.38 |      | ns   |  |  |  |
| t <sub>CO</sub>                                                |      | 0.28 |      | 0.38 |      | 0.51 | ns   |  |  |  |
| t <sub>LUT</sub>                                               |      | 0.79 |      | 1.07 |      | 1.43 | ns   |  |  |  |

| Table 80. EP20K300E f <sub>MAX</sub> ESB Timing Microparameters |      |      |      |      |      |      |      |
|-----------------------------------------------------------------|------|------|------|------|------|------|------|
| Symbol                                                          | -1   |      | -2   |      | -3   |      | Unit |
|                                                                 | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>ESBARC</sub>                                             |      | 1.79 |      | 2.44 |      | 3.25 | ns   |
| t <sub>ESBSRC</sub>                                             |      | 2.40 |      | 3.12 |      | 4.01 | ns   |
| t <sub>ESBAWC</sub>                                             |      | 3.41 |      | 4.65 |      | 6.20 | ns   |
| t <sub>ESBSWC</sub>                                             |      | 3.68 |      | 4.68 |      | 5.93 | ns   |
| t <sub>ESBWASU</sub>                                            | 1.55 |      | 2.12 |      | 2.83 |      | ns   |
| t <sub>ESBWAH</sub>                                             | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBWDSU</sub>                                            | 1.71 |      | 2.33 |      | 3.11 |      | ns   |
| t <sub>ESBWDH</sub>                                             | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBRASU</sub>                                            | 1.72 |      | 2.34 |      | 3.13 |      | ns   |
| t <sub>ESBRAH</sub>                                             | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBWESU</sub>                                            | 1.63 |      | 2.36 |      | 3.28 |      | ns   |
| t <sub>ESBWEH</sub>                                             | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBDATASU</sub>                                          | 0.07 |      | 0.39 |      | 0.80 |      | ns   |
| t <sub>ESBDATAH</sub>                                           | 0.13 |      | 0.13 |      | 0.13 |      | ns   |
| t <sub>ESBWADDRSU</sub>                                         | 0.27 |      | 0.67 |      | 1.17 |      | ns   |
| t <sub>ESBRADDRSU</sub>                                         | 0.34 |      | 0.75 |      | 1.28 |      | ns   |
| t <sub>ESBDATACO1</sub>                                         |      | 1.03 |      | 1.20 |      | 1.40 | ns   |
| t <sub>ESBDATACO2</sub>                                         |      | 2.33 |      | 3.18 |      | 4.24 | ns   |
| t <sub>ESBDD</sub>                                              |      | 3.41 |      | 4.65 |      | 6.20 | ns   |
| t <sub>PD</sub>                                                 |      | 1.68 |      | 2.29 |      | 3.06 | ns   |
| t <sub>PTERMSU</sub>                                            | 0.96 |      | 1.48 |      | 2.14 |      | ns   |
| t <sub>PTERMCO</sub>                                            |      | 1.05 |      | 1.22 |      | 1.42 | ns   |

| Table 81. EP20K300E f <sub>MAX</sub> Routing Delays |     |      |     |      |     |      |      |  |  |
|-----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|
| Symbol                                              | -1  |      | -2  |      | -3  |      | Unit |  |  |
|                                                     | Min | Max  | Min | Max  | Min | Max  |      |  |  |
| t <sub>F1-4</sub>                                   |     | 0.22 |     | 0.24 |     | 0.26 | ns   |  |  |
| t <sub>F5-20</sub>                                  |     | 1.33 |     | 1.43 |     | 1.58 | ns   |  |  |
| t <sub>F20+</sub>                                   |     | 3.63 |     | 3.93 |     | 4.35 | ns   |  |  |

#### **Altera Corporation**

| Table 94. EP20K600E Minimum Pulse Width Timing Parameters |                |     |                |     |                |     |      |  |
|-----------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|
| Symbol                                                    | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|                                                           | Min            | Max | Min            | Max | Min            | Max |      |  |
| t <sub>CH</sub>                                           | 2.00           |     | 2.50           |     | 2.75           |     | ns   |  |
| t <sub>CL</sub>                                           | 2.00           |     | 2.50           |     | 2.75           |     | ns   |  |
| t <sub>CLRP</sub>                                         | 0.18           |     | 0.26           |     | 0.34           |     | ns   |  |
| t <sub>PREP</sub>                                         | 0.18           |     | 0.26           |     | 0.34           |     | ns   |  |
| t <sub>ESBCH</sub>                                        | 2.00           |     | 2.50           |     | 2.75           |     | ns   |  |
| t <sub>ESBCL</sub>                                        | 2.00           |     | 2.50           |     | 2.75           |     | ns   |  |
| t <sub>ESBWP</sub>                                        | 1.17           |     | 1.68           |     | 2.18           |     | ns   |  |
| t <sub>ESBRP</sub>                                        | 0.95           |     | 1.35           |     | 1.76           |     | ns   |  |

| Table 95. EP20K600E External Timing Parameters |                |      |                |      |                |      |      |  |  |
|------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|
| Symbol                                         | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |
| t <sub>INSU</sub>                              | 2.74           |      | 2.74           |      | 2.87           |      | ns   |  |  |
| t <sub>INH</sub>                               | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |  |
| tоитсо                                         | 2.00           | 5.51 | 2.00           | 6.06 | 2.00           | 6.61 | ns   |  |  |
| tINSUPLL                                       | 1.86           |      | 1.96           |      | -              |      | ns   |  |  |
| t <sub>INHPLL</sub>                            | 0.00           |      | 0.00           |      | -              |      | ns   |  |  |
| toutcopll                                      | 0.50           | 2.62 | 0.50           | 2.91 | -              | -    | ns   |  |  |

| Table 96. EP20K600E External Bidirectional Timing Parameters |                |      |                |      |                |      |      |  |
|--------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|
| Symbol                                                       | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |
|                                                              | Min            | Max  | Min            | Мах  | Min            | Max  |      |  |
| t <sub>insubidir</sub>                                       | 0.64           |      | 0.98           |      | 1.08           |      | ns   |  |
| t <sub>inhbidir</sub>                                        | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |
| t <sub>outcobidir</sub>                                      | 2.00           | 5.51 | 2.00           | 6.06 | 2.00           | 6.61 | ns   |  |
| t <sub>XZBIDIR</sub>                                         |                | 6.10 |                | 6.74 |                | 7.10 | ns   |  |
| t <sub>ZXBIDIR</sub>                                         |                | 6.10 |                | 6.74 |                | 7.10 | ns   |  |
| t <sub>insubidirpll</sub>                                    | 2.26           |      | 2.68           |      | -              |      | ns   |  |
| t <sub>inhbidirpll</sub>                                     | 0.00           |      | 0.00           |      | -              |      | ns   |  |
| t <sub>outcobidirpll</sub>                                   | 0.50           | 2.62 | 0.50           | 2.91 | -              | -    | ns   |  |
| t <sub>XZBIDIRPLL</sub>                                      |                | 3.21 |                | 3.59 |                | -    | ns   |  |
| t <sub>ZXBIDIRPLL</sub>                                      |                | 3.21 |                | 3.59 |                | -    | ns   |  |