Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1152 | | Number of Logic Elements/Cells | 11520 | | Total RAM Bits | 147456 | | Number of I/O | - | | Number of Gates | 728000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k300eqc208-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Flexible clock management circuitry with up to four phase-locked loops (PLLs) - Built-in low-skew clock tree - Up to eight global clock signals - ClockLock<sup>®</sup> feature reducing clock delay and skew - ClockBoost<sup>®</sup> feature providing clock multiplication and division - ClockShift™ programmable clock phase and delay shifting ## Powerful I/O features - Compliant with peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits - Support for high-speed external memories, including DDR SDRAM and ZBT SRAM (ZBT is a trademark of Integrated Device Technology, Inc.) - Bidirectional I/O performance ( $t_{CO} + t_{SU}$ ) up to 250 MHz - LVDS performance up to 840 Mbits per channel - Direct connection from I/O pins to local interconnect providing fast t<sub>CO</sub> and t<sub>SU</sub> times for complex logic - MultiVolt I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3) - Programmable clamp to V<sub>CCIO</sub> - Individual tri-state output enable control for each pin - Programmable output slew-rate control to reduce switching noise - Support for advanced I/O standards, including low-voltage differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I) - Pull-up on I/O pins before and during configuration #### Advanced interconnect structure - Four-level hierarchical FastTrack<sup>®</sup> Interconnect structure providing fast, predictable interconnect delays - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions) - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions) - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect ## Advanced packaging options - Available in a variety of packages with 144 to 1,020 pins (see Tables 4 through 7) - FineLine BGA® packages maximize board space efficiency #### Advanced software support Software design support and automatic place-and-route provided by the Altera® Quartus® II development system for # Functional Description APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device. Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards. The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device. Altera Corporation 9 Figure 8. APEX 20K LE Operating Modes #### Notes to Figure 8: - (1) LEs in normal mode support register packing. - (2) There are two LAB-wide clock enables per LAB. - (3) When using the carry-in in normal mode, the packed register feature is unavailable. - (4) A register feedback multiplexer is available on LE1 of each LAB. - (5) The DATA1 and DATA2 input signals can supply counter enable, up or down control, or register feedback signals for LEs other than the second LE in an LAB. - (6) The LAB-wide synchronous clear and LAB wide synchronous load affect all registers in an LAB. From Previous Macrocell Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch 32 Signals from To Next Figure 16. APEX 20K Parallel Expanders # Embedded System Block Local Interconnect The ESB can implement various types of memory blocks, including dual-port RAM, ROM, FIFO, and CAM blocks. The ESB includes input and output registers; the input registers synchronize writes, and the output registers can pipeline designs to improve system performance. The ESB offers a dual-port mode, which supports simultaneous reads and writes at two different clock frequencies. Figure 17 shows the ESB block diagram. Macrocell Figure 23. APEX 20KE CAM Block Diagram CAM can be used in any application requiring high-speed searches, such as networking, communications, data compression, and cache management. The APEX 20KE on-chip CAM provides faster system performance than traditional discrete CAM. Integrating CAM and logic into the APEX 20KE device eliminates off-chip and on-chip delays, improving system performance. When in CAM mode, the ESB implements 32-word, 32-bit CAM. Wider or deeper CAM can be implemented by combining multiple CAMs with some ancillary logic implemented in LEs. The Quartus II software combines ESBs and LEs automatically to create larger CAMs. CAM supports writing "don't care" bits into words of the memory. The "don't-care" bit can be used as a mask for CAM comparisons; any bit set to "don't-care" has no effect on matches. The output of the CAM can be encoded or unencoded. When encoded, the ESB outputs an encoded address of the data's location. For instance, if the data is located in address 12, the ESB output is 12. When unencoded, the ESB uses its 16 outputs to show the location of the data over two clock cycles. In this case, if the data is located in address 12, the 12th output line goes high. When using unencoded outputs, two clock cycles are required to read the output because a 16-bit output bus is used to show the status of 32 words. The encoded output is better suited for designs that ensure duplicate data is not written into the CAM. If duplicate data is written into two locations, the CAM's output will be incorrect. If the CAM may contain duplicate data, the unencoded output is a better solution; CAM with unencoded outputs can distinguish multiple data locations. CAM can be pre-loaded with data during configuration, or it can be written during system operation. In most cases, two clock cycles are required to write each word into CAM. When "don't-care" bits are used, a third clock cycle is required. # Implementing Logic in ROM In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate. # **Programmable Speed/Power Control** APEX 20K ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>TM</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current. Designers can program each ESB in the APEX 20K device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power. # I/O Structure The APEX 20K IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times, or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The Quartus II software Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20K IOE offers one output enable per pin, the Quartus II software Compiler can emulate open-drain operation efficiently. The APEX 20K IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay. Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software. | Table 10. APEX 20K Programmable Delay Chains | | | | | | |----------------------------------------------|-----------------------------------------|--|--|--|--| | Programmable Delays | Quartus II Logic Option | | | | | | Input pin to core delay | Decrease input delay to internal cells | | | | | | Input pin to input register delay | Decrease input delay to input register | | | | | | Core to output register delay | Decrease input delay to output register | | | | | | Output register t <sub>CO</sub> delay | Increase delay to output pin | | | | | The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices. The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up. Figure 25. APEX 20K Bidirectional I/O Registers Note (1) Note to Figure 25: (1) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin. Figure 26. APEX 20KE Bidirectional I/O Registers Notes (1), (2) Row, Column, FastRow, 4 Dedicated or Local Interconnect Clock Inputs Notes to Figure 26: - (1) This programmable delay has four settings: off and three levels of delay. - (2) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin. Figure 28 shows how a column IOE connects to the interconnect. Figure 28. Column IOE Connection to the Interconnect ## **Dedicated Fast I/O Pins** APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed. Figure 29. APEX 20KE I/O Banks #### Notes to Figure 29: - For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE Devices). - (2) If the LVDS input and output blocks are not used for LVDS, they can support all of the I/O standards and can be used as input, output, or bidirectional pins with V<sub>CCIO</sub> set to 3.3 V, 2.5 V, or 1.8 V. # **Power Sequencing & Hot Socketing** Because APEX 20K and APEX 20KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power supplies may be powered in any order. For more information, please refer to the "Power Sequencing Considerations" section in the *Configuring APEX 20KE & APEX 20KC Devices* chapter of the *Configuration Devices Handbook*. Signals can be driven into APEX 20K devices before and during power-up without damaging the device. In addition, APEX 20K devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20K and APEX 20KE devices operate as specified by the user. For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used. | Table 14. Multiplication Factor Combinations | | | | | |----------------------------------------------|---------|--|--|--| | Clock 1 | Clock 2 | | | | | ×1 | ×1 | | | | | ×1,×2 | ×2 | | | | | ×1, ×2, ×4 | ×4 | | | | ## **APEX 20KE ClockLock Feature** APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs. The following sections describe some of the features offered by the APEX 20KE PLLs. #### External PLL Feedback The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM. ## Clock Multiplication The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by $m/(n \times k)$ or $m/(n \times v)$ , where m and k range from 2 to 160, and n and v range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements. | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-----------------------------------------------------|--------------------|------------------|-------------------|------| | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 1.71 (1.71) | 1.89 (1.89) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | | Supply voltage for output buffers, 2.5-V operation | (3), (4) | 2.375<br>(2.375) | 2.625<br>(2.625) | V | | | Supply voltage for output buffers, 1.8-V operation | (3), (4) | 1.71 (1.71) | 1.89 (1.89) | V | | V <sub>I</sub> | Input voltage | (5), (6) | -0.5 | 4.0 | V | | ٧o | Output voltage | | 0 | V <sub>CCIO</sub> | ٧ | | TJ | Junction temperature | For commercial use | 0 | 85 | °C | | | | For industrial use | -40 | 100 | °C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | Figure 33. Relationship between $V_{CCIO}$ & $V_{CCINT}$ for 3.3-V PCI Compliance Figure 34 shows the typical output drive characteristics of APEX 20K devices with 3.3-V and 2.5-V $V_{\rm CCIO}$ . The output driver is compatible with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). 5-V tolerant APEX 20K devices in the -1 speed grade are 5-V PCI compliant over all operating conditions. Figure 34. Output Drive Characteristics of APEX 20K Device Note (1) Note to Figure 34: (1) These are transient (AC) currents. 8 4 2 0.5 Figure 35 shows the output drive characteristics of APEX 20KE devices. Note to Figure 35: (1) These are transient (AC) currents. # **Timing Model** The high-performance FastTrack and MegaLAB interconnect routing resources ensure predictable performance, accurate simulation, and accurate timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance. Vo Output Voltage (V) IOH 2.0 | Table 31. APEX 2 | Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 2 of 2) | | | | | | |-------------------------|---------------------------------------------------------------------|---|--|--|--|--| | Symbol | Parameter | | | | | | | t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers | | | | | | | t <sub>ESBDD</sub> | ESB data-in to data-out delay for RAM mode | | | | | | | t <sub>PD</sub> | ESB macrocell input to non-registered output | - | | | | | | t <sub>PTERMSU</sub> | ESB macrocell register setup time before clock | | | | | | | t <sub>PTERMCO</sub> | ESB macrocell register clock-to-output delay | - | | | | | | t <sub>F1-4</sub> | Fanout delay using local interconnect | | | | | | | t <sub>F5-20</sub> | Fanout delay using MegaLab Interconnect | | | | | | | t <sub>F20+</sub> | Fanout delay using FastTrack Interconnect | | | | | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | | | | | t <sub>CL</sub> | Minimum clock low time from clock pin | | | | | | | t <sub>CLRP</sub> | LE clear pulse width | | | | | | | t <sub>PREP</sub> | LE preset pulse width | | | | | | | t <sub>ESBCH</sub> | Clock high time | | | | | | | t <sub>ESBCL</sub> | Clock low time | | | | | | | t <sub>ESBWP</sub> | Write pulse width | | | | | | | t <sub>ESBRP</sub> | Read pulse width | | | | | | Tables 32 and 33 describe APEX 20K external timing parameters. | Table 32. APEX 20K External Timing Parameters Note (1) | | | | | | |--------------------------------------------------------|---------------------------------------------------------|--|--|--|--| | Symbol | Clock Parameter | | | | | | t <sub>INSU</sub> | Setup time with global clock at IOE register | | | | | | t <sub>INH</sub> | Hold time with global clock at IOE register | | | | | | tоитсо | Clock-to-output delay with global clock at IOE register | | | | | | Table 33. APEX 20K External Bidirectional Timing Parameters Note (1) | | | | | | | |----------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--|--|--| | Symbol | Parameter | Conditions | | | | | | t <sub>INSUBIDIR</sub> | Setup time for bidirectional pins with global clock at same-row or same-column LE register | | | | | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at same-row or same-column LE register | | | | | | | <sup>t</sup> OUTCOBIDIR | Clock-to-output delay for bidirectional pins with global clock at IOE register | C1 = 10 pF | | | | | | t <sub>XZBIDIR</sub> | Synchronous IOE output buffer disable delay | C1 = 10 pF | | | | | | t <sub>ZXBIDIR</sub> | Synchronous IOE output buffer enable delay, slow slew rate = off | C1 = 10 pF | | | | | | Symbol | OK100E Minin | | - | arameters<br>2 | | | Unit | |--------------------|--------------|-----|------|----------------|------|-----|------| | | Min | Max | Min | Max | Min | Max | - | | t <sub>CH</sub> | 2.00 | | 2.00 | | 2.00 | | ns | | t <sub>CL</sub> | 2.00 | | 2.00 | | 2.00 | | ns | | t <sub>CLRP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>PREP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>ESBCH</sub> | 2.00 | | 2.00 | | 2.00 | | ns | | t <sub>ESBCL</sub> | 2.00 | | 2.00 | | 2.00 | | ns | | t <sub>ESBWP</sub> | 1.29 | | 1.53 | | 1.66 | | ns | | t <sub>ESBRP</sub> | 1.11 | | 1.29 | | 1.41 | | ns | | Symbol | -1 | | -2 | | -3 | } | Unit | |-----------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>INSU</sub> | 2.23 | | 2.32 | | 2.43 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>outco</sub> | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns | | t <sub>INSUPLL</sub> | 1.58 | | 1.66 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | = | | ns | | t <sub>OUTCOPLL</sub> | 0.50 | 2.96 | 0.50 | 3.29 | - | - | ns | | Symbol | -1 | | - | 2 | -3 | | Unit | |----------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>INSUBIDIR</sub> | 2.74 | | 2.96 | | 3.19 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns | | t <sub>XZBIDIR</sub> | | 5.00 | | 5.48 | | 5.89 | ns | | t <sub>ZXBIDIR</sub> | | 5.00 | | 5.48 | | 5.89 | ns | | t <sub>INSUBIDIRPLL</sub> | 4.64 | | 5.03 | | - | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | - | | ns | | t <sub>OUTCOBIDIRPLL</sub> | 0.50 | 2.96 | 0.50 | 3.29 | - | - | ns | | t <sub>XZBIDIRPLL</sub> | | 3.10 | | 3.42 | | - | ns | | tzxbidirpll | | 3.10 | | 3.42 | | - | ns | | Table 69. EP20K160E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |-----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--| | Symbol | - | 1 | -2 | | -3 | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>F1-4</sub> | | 0.25 | | 0.26 | | 0.28 | ns | | | | | t <sub>F5-20</sub> | | 1.00 | | 1.18 | | 1.35 | ns | | | | | t <sub>F20+</sub> | | 1.95 | | 2.19 | | 2.30 | ns | | | | | Symbol | - | -1 | | -2 -3 | | 3 | Unit | |--------------------|------|-----|------|-------|------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | t <sub>CL</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | t <sub>CLRP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | t <sub>PREP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | t <sub>ESBCH</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | t <sub>ESBCL</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | t <sub>ESBWP</sub> | 1.15 | | 1.45 | | 1.73 | | ns | | t <sub>ESBRP</sub> | 0.93 | | 1.15 | | 1.38 | | ns | | Symbol | -1 | | -2 | | -3 | | Unit | |----------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | 7 | | t <sub>INSU</sub> | 2.23 | | 2.34 | | 2.47 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns | | t <sub>INSUPLL</sub> | 2.12 | | 2.07 | | = | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | = | | ns | | toutcople | 0.50 | 3.00 | 0.50 | 3.35 | - | - | ns | | Table 76. EP20K200E Minimum Pulse Width Timing Parameters | | | | | | | | | |-----------------------------------------------------------|------|-----|------|-----|------|-----|------|--| | Symbol | -1 | | -2 | | -3 | | Unit | | | | Min | Max | Min | Max | Min | Max | 1 | | | t <sub>CH</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | t <sub>CL</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | t <sub>CLRP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | | t <sub>PREP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | | t <sub>ESBCH</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | t <sub>ESBCL</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | t <sub>ESBWP</sub> | 1.18 | | 1.48 | | 1.76 | | ns | | | t <sub>ESBRP</sub> | 0.95 | | 1.17 | | 1.41 | | ns | | | Symbol | -1 | | -2 | | -3 | | Unit | |-----------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.24 | | 2.35 | | 2.47 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>outco</sub> | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns | | t <sub>INSUPLL</sub> | 2.13 | | 2.07 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | t <sub>OUTCOPLL</sub> | 0.50 | 3.01 | 0.50 | 3.36 | - | - | ns | | Table 92. EP20K | 600E f <sub>MAX</sub> ESE | 3 Timing Micr | oparameters | | | | | |-------------------------|---------------------------|---------------|----------------|------|----------------|------|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | 7 | | t <sub>ESBARC</sub> | | 1.67 | | 2.39 | | 3.11 | ns | | t <sub>ESBSRC</sub> | | 2.27 | | 3.07 | | 3.86 | ns | | t <sub>ESBAWC</sub> | | 3.19 | | 4.56 | | 5.93 | ns | | t <sub>ESBSWC</sub> | | 3.51 | | 4.62 | | 5.72 | ns | | t <sub>ESBWASU</sub> | 1.46 | | 2.08 | | 2.70 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.60 | | 2.29 | | 2.97 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.61 | | 2.30 | | 2.99 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.49 | | 2.30 | | 3.11 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.01 | | 0.35 | | 0.71 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.19 | | 0.62 | | 1.06 | | ns | | t <sub>ESBRADDRSU</sub> | 0.25 | | 0.71 | | 1.17 | | ns | | t <sub>ESBDATACO1</sub> | | 1.01 | | 1.19 | | 1.37 | ns | | t <sub>ESBDATACO2</sub> | | 2.18 | | 3.12 | | 4.05 | ns | | t <sub>ESBDD</sub> | | 3.19 | | 4.56 | | 5.93 | ns | | t <sub>PD</sub> | | 1.57 | | 2.25 | | 2.92 | ns | | t <sub>PTERMSU</sub> | 0.85 | | 1.43 | | 2.01 | | ns | | t <sub>PTERMCO</sub> | | 1.03 | | 1.21 | | 1.39 | ns | | Table 93. EP20K600E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |-----------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>F1-4</sub> | | 0.22 | | 0.25 | | 0.26 | ns | | | | | t <sub>F5-20</sub> | | 1.26 | | 1.39 | | 1.52 | ns | | | | | t <sub>F20+</sub> | | 3.51 | | 3.88 | | 4.26 | ns | | | |