Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1152 | | Number of Logic Elements/Cells | 11520 | | Total RAM Bits | 147456 | | Number of I/O | 152 | | Number of Gates | 728000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 240-BFQFP | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k300eqc240-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 2. Additiona | al APEX 20K De | vice Features | Note (1) | | | | |-----------------------|----------------|---------------|-----------|-----------|------------|------------| | Feature | EP20K300E | EP20K400 | EP20K400E | EP20K600E | EP20K1000E | EP20K1500E | | Maximum system gates | 728,000 | 1,052,000 | 1,052,000 | 1,537,000 | 1,772,000 | 2,392,000 | | Typical gates | 300,000 | 400,000 | 400,000 | 600,000 | 1,000,000 | 1,500,000 | | LEs | 11,520 | 16,640 | 16,640 | 24,320 | 38,400 | 51,840 | | ESBs | 72 | 104 | 104 | 152 | 160 | 216 | | Maximum<br>RAM bits | 147,456 | 212,992 | 212,992 | 311,296 | 327,680 | 442,368 | | Maximum macrocells | 1,152 | 1,664 | 1,664 | 2,432 | 2,560 | 3,456 | | Maximum user I/O pins | 408 | 502 | 488 | 588 | 708 | 808 | #### Note to Tables 1 and 2: (1) The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to 57,000 additional gates. # Additional Features - Designed for low-power operation - 1.8-V and 2.5-V supply voltage (see Table 3) - MultiVolt<sup>TM</sup> I/O interface support to interface with 1.8-V, 2.5-V, 3.3-V, and 5.0-V devices (see Table 3) - ESB offering programmable power-saving mode | Feature | | Device | |-------------------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------| | | EP20K100<br>EP20K200<br>EP20K400 | EP20K30E EP20K60E EP20K100E EP20K160E EP20K200E EP20K300E EP20K400E EP20K600E EP20K1000E | | Internal supply voltage (V <sub>CCINT</sub> ) | 2.5 V | 1.8 V | | MultiVolt I/O interface voltage levels (V <sub>CCIO</sub> ) | 2.5 V, 3.3 V, 5.0 V | 1.8 V, 2.5 V, 3.3 V, 5.0 V (1) | Note to Table 3: (1) APEX 20KE devices can be 5.0-V tolerant by using an external resistor. APEX 20K devices provide two dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals. These signals use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20K devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry. APEX 20KE devices provide two additional dedicated clock pins, for a total of four dedicated clock pins. # MegaLAB Structure APEX 20K devices are constructed from a series of MegaLAB<sup>TM</sup> structures. Each MegaLAB structure contains a group of logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. The EP20K30E device has 10 LABs, EP20K60E through EP20K600E devices have 16 LABs, and the EP20K1000E and EP20K1500E devices have 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack Interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure. Figure 2. MegaLAB Structure # Logic Element The LE, the smallest unit of logic in the APEX 20K architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack Interconnect routing structures. See Figure 5. Figure 5. APEX 20K Logic Element Each LE's programmable register can be configured for D, T, JK, or SR operation. The register's clock and clear control signals can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the register is bypassed and the output of the LUT drives the outputs of the LE. #### Normal Mode The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Quartus II software Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. LEs in normal mode support packed registers. #### Arithmetic Mode The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 8, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output. The Quartus II software implements parameterized functions that use the arithmetic mode automatically where appropriate; the designer does not need to specify how the carry chain will be used. #### Counter Mode The counter mode offers clock enable, counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in an LAB use the counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. The Quartus II software automatically places any registers that are not used by the counter into other LABs. Figure 18. Deep Memory Block Implemented with Multiple ESBs The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two or four ESBs are used to support two simultaneous reads or writes. This functionality is shown in Figure 19. Figure 19. APEX 20K ESB Implementing Dual-Port RAM Figure 28 shows how a column IOE connects to the interconnect. Figure 28. Column IOE Connection to the Interconnect # **Dedicated Fast I/O Pins** APEX 20KE devices incorporate an enhancement to support bidirectional pins with high internal fanout such as PCI control signals. These pins are called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fanout logic signal distribution. They also can drive out. The Dedicated Fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed. For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used. | Table 14. Multiplication Factor Combinations | | | | | | | |----------------------------------------------|----|--|--|--|--|--| | Clock 1 Clock 2 | | | | | | | | ×1 | ×1 | | | | | | | ×1,×2 | ×2 | | | | | | | ×1, ×2, ×4 | ×4 | | | | | | # **APEX 20KE ClockLock Feature** APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs. The following sections describe some of the features offered by the APEX 20KE PLLs. ## External PLL Feedback The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM. # Clock Multiplication The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by $m/(n \times k)$ or $m/(n \times v)$ , where m and k range from 2 to 160, and n and v range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements. | Table 18. | Table 18. APEX 20KE Clock Input & Output Parameters (Part 2 of 2) Note (1) | | | | | | | | | | | |-----------------|----------------------------------------------------------------------------|--------------|---------|----------|-----------|---------|-------|--|--|--|--| | Symbol | Parameter | I/O Standard | -1X Spe | ed Grade | -2X Speed | d Grade | Units | | | | | | | | | Min | Max | Min | Max | | | | | | | f <sub>IN</sub> | Input clock frequency | 3.3-V LVTTL | 1.5 | 290 | 1.5 | 257 | MHz | | | | | | | | 2.5-V LVTTL | 1.5 | 281 | 1.5 | 250 | MHz | | | | | | | | 1.8-V LVTTL | 1.5 | 272 | 1.5 | 243 | MHz | | | | | | | | GTL+ | 1.5 | 303 | 1.5 | 261 | MHz | | | | | | | | SSTL-2 Class | 1.5 | 291 | 1.5 | 253 | MHz | | | | | | | | SSTL-2 Class | 1.5 | 291 | 1.5 | 253 | MHz | | | | | | | | SSTL-3 Class | 1.5 | 300 | 1.5 | 260 | MHz | | | | | | | | SSTL-3 Class | 1.5 | 300 | 1.5 | 260 | MHz | | | | | | | | LVDS | 1.5 | 420 | 1.5 | 350 | MHz | | | | | #### Notes to Tables 17 and 18: - All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device. - (2) The maximum lock time is 40 µs or 2000 input clock cycles, whichever occurs first. - (3) Before configuration, the PLL circuits are disable and powered down. During configuration, the PLLs are still disabled. The PLLs begin to lock once the device is in the user mode. If the clock enable feature is used, lock begins once the CLKLK ENA pin goes high in user mode. - (4) The PLL VCO operating range is 200 MHz $\delta$ f<sub>VCO</sub> $\delta$ 840 MHz for LVDS mode. # SignalTap Embedded Logic Analyzer APEX 20K devices include device enhancements to support the SignalTap embedded logic analyzer. By including this circuitry, the APEX 20K device provides the ability to monitor design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages such as FineLine BGA packages because adding a connection to a pin during the debugging process can be difficult after a board is designed and manufactured. The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices. | Table 20. APEX 20K Boundary-Scan Register Length | | | | | | | | | |--------------------------------------------------|-------------------------------|--|--|--|--|--|--|--| | Device | Boundary-Scan Register Length | | | | | | | | | EP20K30E | 420 | | | | | | | | | EP20K60E | 624 | | | | | | | | | EP20K100 | 786 | | | | | | | | | EP20K100E | 774 | | | | | | | | | EP20K160E | 984 | | | | | | | | | EP20K200 | 1,176 | | | | | | | | | EP20K200E | 1,164 | | | | | | | | | EP20K300E | 1,266 | | | | | | | | | EP20K400 | 1,536 | | | | | | | | | EP20K400E | 1,506 | | | | | | | | | EP20K600E | 1,806 | | | | | | | | | EP20K1000E | 2,190 | | | | | | | | | EP20K1500E | 1 (1) | | | | | | | | # Note to Table 20: (1) This device does not support JTAG boundary scan testing. Figures 38 and 39 show the asynchronous and synchronous timing waveforms, respectively, for the ESB macroparameters in Table 31. Figure 38. ESB Asynchronous Timing Waveforms # **ESB Asynchronous Write** | Symbol | -1 Spee | d Grade | -2 Spee | -2 Speed Grade | | -3 Speed Grade | | |-------------------------|---------|---------|---------|----------------|-----|----------------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>SU</sub> | 0.5 | | 0.6 | | 0.8 | | ns | | t <sub>H</sub> | 0.7 | | 0.8 | | 1.0 | | ns | | t <sub>CO</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>LUT</sub> | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>ESBRC</sub> | | 1.7 | | 2.1 | | 2.4 | ns | | t <sub>ESBWC</sub> | | 5.7 | | 6.9 | | 8.1 | ns | | t <sub>ESBWESU</sub> | 3.3 | | 3.9 | | 4.6 | | ns | | t <sub>ESBDATASU</sub> | 2.2 | | 2.7 | | 3.1 | | ns | | t <sub>ESBDATAH</sub> | 0.6 | | 0.8 | | 0.9 | | ns | | t <sub>ESBADDRSU</sub> | 2.4 | | 2.9 | | 3.3 | | ns | | t <sub>ESBDATACO1</sub> | | 1.3 | | 1.6 | | 1.8 | ns | | t <sub>ESBDATACO2</sub> | | 2.6 | | 3.1 | | 3.6 | ns | | t <sub>ESBDD</sub> | | 2.5 | | 3.3 | | 3.6 | ns | | t <sub>PD</sub> | | 2.5 | | 3.0 | | 3.6 | ns | | t <sub>PTERMSU</sub> | 2.3 | | 2.7 | | 3.2 | | ns | | t <sub>PTERMCO</sub> | | 1.5 | | 1.8 | | 2.1 | ns | | t <sub>F1-4</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | t <sub>F5-20</sub> | | 1.6 | | 1.7 | | 1.8 | ns | | t <sub>F20+</sub> | | 2.2 | | 2.2 | | 2.3 | ns | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | t <sub>CLRP</sub> | 0.3 | | 0.4 | | 0.4 | | ns | | t <sub>PREP</sub> | 0.4 | | 0.5 | | 0.5 | | ns | | t <sub>ESBCH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | t <sub>ESBCL</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | t <sub>ESBWP</sub> | 1.6 | | 1.9 | | 2.2 | | ns | | t <sub>ESBRP</sub> | 1.0 | | 1.3 | _ | 1.4 | | ns | | Table 43. EP20K100 External Timing Parameters | | | | | | | | | | | | |-----------------------------------------------|--------|----------------|-----|----------------|-----|----------------|----|--|--|--|--| | Symbol | -1 Spe | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>INSU</sub> (1) | 2.3 | | 2.8 | | 3.2 | | ns | | | | | | t <sub>INH</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | t <sub>OUTCO</sub> (1) | 2.0 | 4.5 | 2.0 | 4.9 | 2.0 | 6.6 | ns | | | | | | t <sub>INSU</sub> (2) | 1.1 | | 1.2 | | - | | ns | | | | | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | - | | ns | | | | | | t <sub>OUTCO</sub> (2) | 0.5 | 2.7 | 0.5 | 3.1 | _ | 4.8 | ns | | | | | | Symbol | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit | |----------------------------|---------|----------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (1) | 2.3 | | 2.8 | | 3.2 | | ns | | t <sub>INHBIDIR</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | toutcobidir<br>(1) | 2.0 | 4.5 | 2.0 | 4.9 | 2.0 | 6.6 | ns | | t <sub>XZBIDIR</sub> (1) | | 5.0 | | 5.9 | | 6.9 | ns | | t <sub>ZXBIDIR</sub> (1) | | 5.0 | | 5.9 | | 6.9 | ns | | t <sub>INSUBIDIR</sub> (2) | 1.0 | | 1.2 | | - | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | - | | ns | | toutcobidir<br>(2) | 0.5 | 2.7 | 0.5 | 3.1 | - | - | ns | | t <sub>XZBIDIR</sub> (2) | | 4.3 | | 5.0 | | _ | ns | | t <sub>ZXBIDIR</sub> (2) | | 4.3 | | 5.0 | | _ | ns | | Table 45. EP20 | Table 45. EP20K200 External Timing Parameters | | | | | | | | | | | | |-------------------------------|-----------------------------------------------|----------------|-----|----------------|-----|----------------|----|--|--|--|--|--| | Symbol | -1 Spec | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | | t <sub>INSU</sub> (1) | 1.9 | | 2.3 | | 2.6 | | ns | | | | | | | t <sub>INH</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | | t <sub>OUTCO</sub> (1) | 2.0 | 4.6 | 2.0 | 5.6 | 2.0 | 6.8 | ns | | | | | | | t <sub>INSU</sub> (2) | 1.1 | | 1.2 | | - | | ns | | | | | | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | - | | ns | | | | | | | t <sub>оитсо</sub> <i>(2)</i> | 0.5 | 2.7 | 0.5 | 3.1 | - | _ | ns | | | | | | | Symbol | - | 1 | - | 2 | - | Unit | | |----------------------------|------|------|------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>INSUBIDIR</sub> | 2.77 | | 2.91 | | 3.11 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.00 | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns | | t <sub>XZBIDIR</sub> | | 6.47 | | 7.44 | | 8.65 | ns | | t <sub>ZXBIDIR</sub> | | 6.47 | | 7.44 | | 8.65 | ns | | t <sub>INSUBIDIRPLL</sub> | 3.44 | | 3.24 | | - | | ns | | tinhbidirpll | 0.00 | | 0.00 | | - | | ns | | <sup>t</sup> OUTCOBIDIRPLL | 0.50 | 3.37 | 0.50 | 3.69 | - | - | ns | | t <sub>XZBIDIRPLL</sub> | | 5.00 | | 5.82 | | - | ns | | tzxbidirpll | | 5.00 | | 5.82 | | - | ns | Tables 61 through 66 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K100E APEX 20KE devices. | Table 61. EP2 | OK100E f <sub>MAX</sub> | LE Timing Mic | croparameters | 3 | | | | |------------------|-------------------------|---------------|---------------|------|------|------|------| | Symbol | - | 1 | - | 2 | -1 | 3 | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>SU</sub> | 0.25 | | 0.25 | | 0.25 | | ns | | t <sub>H</sub> | 0.25 | | 0.25 | | 0.25 | | ns | | t <sub>CO</sub> | | 0.28 | | 0.28 | | 0.34 | ns | | t <sub>LUT</sub> | | 0.80 | | 0.95 | | 1.13 | ns | | Table 62. EP20K | I GOL IMAX LOL | , iming mid | 1 | | Ī | | 1 | |-------------------------|----------------|-------------|-------|------|-------|------|------| | Symbol | - | 1 | | -2 | -: | 3 | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.61 | | 1.84 | | 1.97 | ns | | t <sub>ESBSRC</sub> | | 2.57 | | 2.97 | | 3.20 | ns | | t <sub>ESBAWC</sub> | | 0.52 | | 4.09 | | 4.39 | ns | | t <sub>ESBSWC</sub> | | 3.17 | | 3.78 | | 4.09 | ns | | t <sub>ESBWASU</sub> | 0.56 | | 6.41 | | 0.63 | | ns | | t <sub>ESBWAH</sub> | 0.48 | | 0.54 | | 0.55 | | ns | | t <sub>ESBWDSU</sub> | 0.71 | | 0.80 | | 0.81 | | ns | | t <sub>ESBWDH</sub> | .048 | | 0.54 | | 0.55 | | ns | | t <sub>ESBRASU</sub> | 1.57 | | 1.75 | | 1.87 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.20 | | ns | | t <sub>ESBWESU</sub> | 1.54 | | 1.72 | | 1.80 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.16 | | -0.20 | | -0.20 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.12 | | 0.08 | | 0.13 | | ns | | t <sub>ESBRADDRSU</sub> | 0.17 | | 0.15 | | 0.19 | | ns | | t <sub>ESBDATACO1</sub> | | 1.20 | | 1.39 | | 1.52 | ns | | t <sub>ESBDATACO2</sub> | | 2.54 | | 2.99 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 3.06 | | 3.56 | | 3.85 | ns | | t <sub>PD</sub> | | 1.73 | | 2.02 | | 2.20 | ns | | t <sub>PTERMSU</sub> | 1.11 | | 1.26 | | 1.38 | | ns | | t <sub>PTERMCO</sub> | | 1.19 | | 1.40 | | 1.08 | ns | | Table 63. EP2 | 0K100E f <sub>MAX</sub> 1 | Routing Delays | s | | | | | |--------------------|---------------------------|----------------|-----|------|-----|------|------| | Symbol | - | 1 | - | -2 | | 3 | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>F1-4</sub> | | 0.24 | | 0.27 | | 0.29 | ns | | t <sub>F5-20</sub> | | 1.04 | | 1.26 | | 1.52 | ns | | t <sub>F20+</sub> | | 1.12 | | 1.36 | | 1.86 | ns | | Symbol | -1 | | -2 | | - | Unit | | |---------------------------|------|------|------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 2.81 | | 3.19 | | 3.54 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns | | t <sub>XZBIDIR</sub> | | 7.51 | | 8.32 | | 8.67 | ns | | tzxbidir | | 7.51 | | 8.32 | | 8.67 | ns | | t <sub>INSUBIDIRPLL</sub> | 3.30 | | 3.64 | | - | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcobidirpll | 0.50 | 3.01 | 0.50 | 3.36 | - | - | ns | | t <sub>XZBIDIRPLL</sub> | | 5.40 | | 6.05 | | - | ns | | tzxbidirpll | | 5.40 | | 6.05 | | - | ns | Tables 79 through 84 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices. | Table 79. EP2 | OK300E f <sub>MAX</sub> | LE Timing Mid | croparameter | s | | | | |------------------|-------------------------|---------------|--------------|------|------|------|----| | Symbol | - | 1 | | -2 | -; | -3 | | | | Min | Max | Min | Max | Min | Max | | | t <sub>SU</sub> | 0.16 | | 0.17 | | 0.18 | | ns | | t <sub>H</sub> | 0.31 | | 0.33 | | 0.38 | | ns | | t <sub>CO</sub> | | 0.28 | | 0.38 | | 0.51 | ns | | t <sub>LUT</sub> | | 0.79 | | 1.07 | | 1.43 | ns | | Symbol | -1 | İ | - | -2 | -3 | | Unit | |--------------------|------|-----|------|-----|------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CLRP</sub> | 0.19 | | 0.26 | | 0.35 | | ns | | t <sub>PREP</sub> | 0.19 | | 0.26 | | 0.35 | | ns | | t <sub>ESBCH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBCL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBWP</sub> | 1.25 | | 1.71 | | 2.28 | | ns | | t <sub>ESBRP</sub> | 1.01 | | 1.38 | | 1.84 | | ns | | Symbol | - | 1 | - | 2 | -3 | -3 | | |----------------------|------|------|------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.31 | | 2.44 | | 2.57 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns | | t <sub>INSUPLL</sub> | 1.76 | | 1.85 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcople | 0.50 | 2.65 | 0.50 | 2.95 | _ | - | ns | | Symbol | -1 | | -2 | | -3 | | Unit | |---------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 2.77 | | 2.85 | | 3.11 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns | | t <sub>XZBIDIR</sub> | | 7.59 | | 8.30 | | 9.09 | ns | | t <sub>ZXBIDIR</sub> | | 7.59 | | 8.30 | | 9.09 | ns | | t <sub>INSUBIDIRPLL</sub> | 2.50 | | 2.76 | | - | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcobidirpll | 0.50 | 2.65 | 0.50 | 2.95 | - | - | ns | | <sup>t</sup> xzbidirpll | | 5.00 | | 5.43 | | - | ns | | tzxbidirpll | | 5.00 | | 5.43 | | - | ns | | Table 87. EP2 | 0K400E f <sub>MAX</sub> 1 | Routing Delay | 'S | | | | | |--------------------|---------------------------|---------------|--------|----------|---------|---------|------| | Symbol | -1 Spee | d Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>F1-4</sub> | | 0.25 | | 0.25 | | 0.26 | ns | | t <sub>F5-20</sub> | | 1.01 | | 1.12 | | 1.25 | ns | | t <sub>F20+</sub> | | 3.71 | | 3.92 | | 4.17 | ns | | Symbol | -1 Spee | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | | |--------------------|---------|----------------|------|----------------|------|----------------|----|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>CH</sub> | 1.36 | | 2.22 | | 2.35 | | ns | | | t <sub>CL</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | | t <sub>CLRP</sub> | 0.18 | | 0.18 | | 0.19 | | ns | | | t <sub>PREP</sub> | 0.18 | | 0.18 | | 0.19 | | ns | | | t <sub>ESBCH</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | | t <sub>ESBCL</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | | t <sub>ESBWP</sub> | 1.17 | | 1.38 | | 1.56 | | ns | | | t <sub>ESBRP</sub> | 0.94 | | 1.09 | | 1.25 | | ns | | | Table 89. EP2 | 20K400E Exteri | nal Timing Pa | rameters | | | | | |----------------------|----------------|---------------|----------|----------|----------|----------------|----| | Symbol | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Speed | -3 Speed Grade | | | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.51 | | 2.64 | | 2.77 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 5.25 | 2.00 | 5.79 | 2.00 | 6.32 | ns | | t <sub>INSUPLL</sub> | 3.221 | | 3.38 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcopll | 0.50 | 2.25 | 0.50 | 2.45 | - | - | ns | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | Unit | | |---------------------------|----------------|------|---------|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 3.47 | | 3.68 | | 3.99 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 6.18 | 2.00 | 6.81 | 2.00 | 7.36 | ns | | t <sub>XZBIDIR</sub> | | 6.91 | | 7.62 | | 8.38 | ns | | t <sub>ZXBIDIR</sub> | | 6.91 | | 7.62 | | 8.38 | ns | | t <sub>INSUBIDIRPLL</sub> | 3.05 | | 3.26 | | | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | | | ns | | toutcobidirpll | 0.50 | 2.67 | 0.50 | 2.99 | | | ns | | t <sub>XZBIDIRPLL</sub> | | 3.41 | | 3.80 | | | ns | | tzxbidirpll | | 3.41 | | 3.80 | | | ns | Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value. | Table 109. Selectab | le I/O Standa | ard Input Dela | ays | | | | | |---------------------|---------------|----------------|---------|----------|---------|---------|------| | Symbol | -1 Spec | ed Grade | -2 Spec | ed Grade | -3 Spee | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | Min | | LVCMOS | | 0.00 | | 0.00 | | 0.00 | ns | | LVTTL | | 0.00 | | 0.00 | | 0.00 | ns | | 2.5 V | | 0.00 | | 0.04 | | 0.05 | ns | | 1.8 V | | -0.11 | | 0.03 | | 0.04 | ns | | PCI | | 0.01 | | 0.09 | | 0.10 | ns | | GTL+ | | -0.24 | | -0.23 | | -0.19 | ns | | SSTL-3 Class I | | -0.32 | | -0.21 | | -0.47 | ns | | SSTL-3 Class II | | -0.08 | | 0.03 | | -0.23 | ns | | SSTL-2 Class I | | -0.17 | | -0.06 | | -0.32 | ns | | SSTL-2 Class II | | -0.16 | | -0.05 | | -0.31 | ns | | LVDS | | -0.12 | | -0.12 | | -0.12 | ns | | CTT | | 0.00 | | 0.00 | | 0.00 | ns | | AGP | | 0.00 | | 0.00 | | 0.00 | ns | SRAM configuration elements allow APEX 20K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming usermode operation. In-field upgrades can be performed by distributing new configuration files. # **Configuration Schemes** The configuration data for an APEX 20K device can be loaded with one of five configuration schemes (see Table 111), chosen on the basis of the target application. An EPC2 or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of an APEX 20K device. When a configuration device is used, the system can configure automatically at system power-up. Multiple APEX 20K devices can be configured in any of five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. | Table 111. Data Sources for Configuration | | |-------------------------------------------|------------------------------------------------------------------------------------------| | Configuration Scheme | Data Source | | Configuration device | EPC1, EPC2, EPC16 configuration devices | | Passive serial (PS) | MasterBlaster or ByteBlasterMV download cable or serial data source | | Passive parallel asynchronous (PPA) | Parallel data source | | Passive parallel synchronous (PPS) | Parallel data source | | JTAG | MasterBlaster or ByteBlasterMV download cable or a microprocessor with a Jam or JBC File | For more information on configuration, see *Application Note* 116 (*Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices.*) # **Device Pin-Outs** See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information # Revision History The information contained in the *APEX 20K Programmable Logic Device Family Data Sheet* version 5.1 supersedes information published in previous versions. ## Version 5.1 APEX 20K Programmable Logic Device Family Data Sheet version 5.1 contains the following changes: - In version 5.0, the VI input voltage spec was updated in Table 28 on page 63. - In version 5.0, *Note* (5) to Tables 27 through 30 was revised. - Added Note (2) to Figure 21 on page 33. ## Version 5.0 APEX 20K Programmable Logic Device Family Data Sheet version 5.0 contains the following changes: - Updated Tables 23 through 26. Removed 2.5-V operating condition tables because all APEX 20K devices are now 5.0-V tolerant. - Updated conditions in Tables 33, 38 and 39. - Updated data for t<sub>ESBDATAH</sub> parameter. ## Version 4.3 APEX 20K Programmable Logic Device Family Data Sheet version 4.3 contains the following changes: - Updated Figure 20. - Updated *Note* (2) to Table 13. - Updated notes to Tables 27 through 30. ## Version 4.2 APEX 20K Programmable Logic Device Family Data Sheet version 4.2 contains the following changes: - Updated Figure 29. - Updated *Note* (1) to Figure 29.