Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1152 | | Number of Logic Elements/Cells | 11520 | | Total RAM Bits | 147456 | | Number of I/O | - | | Number of Gates | 728000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 208-BFQFP Exposed Pad | | Supplier Device Package | 208-RQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k300erc208-1x | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 5. APEX 20K FineLine BGA Package Options & I/O Count Notes (1), (2) | | | | | | | | |---------------------------------------------------------------------------------|---------|---------|---------|----------------|-----------|--|--| | Device | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin | | | | EP20K30E | 93 | 128 | | | | | | | EP20K60E | 93 | 196 | | | | | | | EP20K100 | | 252 | | | | | | | EP20K100E | 93 | 246 | | | | | | | EP20K160E | | | 316 | | | | | | EP20K200 | | | 382 | | | | | | EP20K200E | | | 376 | 376 | | | | | EP20K300E | | | | 408 | | | | | EP20K400 | | | | 502 <i>(3)</i> | | | | | EP20K400E | | | | 488 (3) | | | | | EP20K600E | | | | 508 (3) | 588 | | | | EP20K1000E | | | | 508 (3) | 708 | | | | EP20K1500E | | | | | 808 | | | #### Notes to Tables 4 and 5: - (1) I/O counts include dedicated input and clock pins. - (2) APEX 20K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), 1.27-mm pitch ball-grid array (BGA), 1.00-mm pitch FineLine BGA, and pin-grid array (PGA) packages. - (3) This device uses a thermally enhanced package, which is taller than the regular package. Consult the *Altera Device Package Information Data Sheet* for detailed package size information. | Table 6. APEX 20K QFP, BGA & PGA Package Sizes | | | | | | | | | |--------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------------|-------------|-------------|--|--| | Feature | 144-Pin TQFP | 208-Pin QFP | 240-Pin QFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA | | | | Pitch (mm) | 0.50 | 0.50 | 0.50 | 1.27 | 1.27 | _ | | | | Area (mm <sup>2</sup> ) | 484 | 924 | 1,218 | 1,225 | 2,025 | 3,906 | | | | $\begin{array}{c} \text{Length} \times \text{Width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22 | 30.4 × 30.4 | 34.9 × 34.9 | 35 × 35 | 45 × 45 | 62.5 × 62.5 | | | | Table 7. APEX 20K FineLine BGA Package Sizes | | | | | | | | | | |-------------------------------------------------------------------------------------------|---------|-------|---------|---------|---------|--|--|--|--| | Feature 144 Pin 324 Pin 484 Pin 672 Pin 1,020 Pin | | | | | | | | | | | Pitch (mm) | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | | | | | | Area (mm <sup>2</sup> ) | 169 | 361 | 529 | 729 | 1,089 | | | | | | $Length \times Width (mm \times mm)$ | 13 × 13 | 19×19 | 23 × 23 | 27 × 27 | 33 × 33 | | | | | All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required. APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy. After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications. APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations. The Quartus II software provides NativeLink interfaces to other industry-standard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture. Figure 10. FastTrack Connection to Local Interconnect Figure 11 shows the intersection of a row and column interconnect, and how these forms of interconnects and LEs drive each other. Row Interconnect MegaLAB Interconnect Column Interconnect Interconnect Figure 11. Driving the FastTrack Interconnect APEX 20KE devices include an enhanced interconnect structure for faster routing of input signals with high fan-out. Column I/O pins can drive the FastRow interconnect, which routes signals directly into the local interconnect without having to drive through the MegaLAB interconnect. FastRow lines traverse two MegaLAB structures. Also, these pins can drive the local interconnect directly for fast setup times. On EP20K300E and larger devices, the FastRow interconnect drives the two MegaLABs in the top left corner, the two MegaLABs in the top right corner, the two MegaLABS in the bottom left corner, and the two MegaLABs in the bottom right corner. On EP20K200E and smaller devices, FastRow interconnect drives the two MegaLABs on the top and the two MegaLABs on the bottom of the device. On all devices, the FastRow interconnect drives all local interconnect in the appropriate MegaLABs except the local interconnect on the side of the MegaLAB opposite the ESB. Pins using the FastRow interconnect achieve a faster set-up time, as the signal does not need to use a MegaLAB interconnect line to reach the destination LE. Figure 12 shows the FastRow interconnect. Figure 14. APEX 20K Macrocell For registered functions, each macrocell register can be programmed individually to implement D, T, JK, or SR operation with programmable clock control. The register can be bypassed for combinatorial operation. During design entry, the designer specifies the desired register type; the Quartus II software then selects the most efficient register operation for each registered function to optimize resource utilization. The Quartus II software or other synthesis tools can also select the most efficient register operation automatically when synthesizing HDL designs. Each programmable register can be clocked by one of two ESB-wide clocks. The ESB-wide clocks can be generated from device dedicated clock pins, global signals, or local interconnect. Each clock also has an associated clock enable, generated from the local interconnect. The clock and clock enable signals are related for a particular ESB; any macrocell using a clock also uses the associated clock enable. If both the rising and falling edges of a clock are used in an ESB, both ESB-wide clock signals are used. ## Input/Output Clock Mode The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode. Figure 21. ESB in Input/Output Clock Mode Note (1) Notes to Figure 21: - (1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. - (2) APEX 20KE devices have four dedicated clocks. # Single-Port Mode The APEX 20K ESB also supports a single-port mode, which is used when simultaneous reads and writes are not required. See Figure 22. Figure 23. APEX 20KE CAM Block Diagram CAM can be used in any application requiring high-speed searches, such as networking, communications, data compression, and cache management. The APEX 20KE on-chip CAM provides faster system performance than traditional discrete CAM. Integrating CAM and logic into the APEX 20KE device eliminates off-chip and on-chip delays, improving system performance. When in CAM mode, the ESB implements 32-word, 32-bit CAM. Wider or deeper CAM can be implemented by combining multiple CAMs with some ancillary logic implemented in LEs. The Quartus II software combines ESBs and LEs automatically to create larger CAMs. CAM supports writing "don't care" bits into words of the memory. The "don't-care" bit can be used as a mask for CAM comparisons; any bit set to "don't-care" has no effect on matches. The output of the CAM can be encoded or unencoded. When encoded, the ESB outputs an encoded address of the data's location. For instance, if the data is located in address 12, the ESB output is 12. When unencoded, the ESB uses its 16 outputs to show the location of the data over two clock cycles. In this case, if the data is located in address 12, the 12th output line goes high. When using unencoded outputs, two clock cycles are required to read the output because a 16-bit output bus is used to show the status of 32 words. The encoded output is better suited for designs that ensure duplicate data is not written into the CAM. If duplicate data is written into two locations, the CAM's output will be incorrect. If the CAM may contain duplicate data, the unencoded output is a better solution; CAM with unencoded outputs can distinguish multiple data locations. CAM can be pre-loaded with data during configuration, or it can be written during system operation. In most cases, two clock cycles are required to write each word into CAM. When "don't-care" bits are used, a third clock cycle is required. APEX 20KE devices also support the MultiVolt I/O interface feature. The APEX 20KE VCCINT pins must always be connected to a 1.8-V power supply. With a 1.8-V $V_{CCINT}$ level, input pins are 1.8-V, 2.5-V, and 3.3-V tolerant. The VCCIO pins can be connected to either a 1.8-V, 2.5-V, or 3.3-V power supply, depending on the I/O standard requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and compatible with 3.3-V or 5.0-V systems. An APEX 20KE device is 5.0-V tolerant with the addition of a resistor. Table 13 summarizes APEX 20KE MultiVolt I/O support. | Table 13. APEX 20KE MultiVolt I/O Support Note (1) | | | | | | | | | | |----------------------------------------------------|-----|-----------|-----------|-----|-----|----------|--------------|-----|--| | V <sub>CCIO</sub> (V) | | Input Sig | ınals (V) | | | Output S | ignals (V) | | | | | 1.8 | 2.5 | 3.3 | 5.0 | 1.8 | 2.5 | 3.3 | 5.0 | | | 1.8 | ✓ | <b>✓</b> | <b>✓</b> | | ✓ | | | | | | 2.5 | ✓ | <b>✓</b> | <b>✓</b> | | | ✓ | | | | | 3.3 | ✓ | <b>✓</b> | <b>\</b> | (2) | | | <b>√</b> (3) | | | #### Notes to Table 13: - The PCI clamping diode must be disabled to drive an input with voltages higher than V<sub>CCIO</sub>, except for the 5.0-V input case. - (2) An APEX 20KE device can be made 5.0-V tolerant with the addition of an external resistor. You also need a PCI clamp and series resistor. - (3) When $V_{CCIO} = 3.3 \text{ V}$ , an APEX 20KE device can drive a 2.5-V device with 3.3-V tolerant inputs. # ClockLock & ClockBoost Features APEX 20K devices support the ClockLock and ClockBoost clock management features, which are implemented with PLLs. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost circuitry allows the designer to distribute a low-speed clock and multiply that clock on-device. APEX 20K devices include a high-speed clock tree; unlike ASICs, the user does not have to design and optimize the clock tree. The ClockLock and ClockBoost features work in conjunction with the APEX 20K device's high-speed clock to provide significant improvements in system performance and band-width. Devices with an X-suffix on the ordering code include the ClockLock circuit. The ClockLock and ClockBoost features in APEX 20K devices are enabled through the Quartus II software. External devices are not required to use these features. The APEX 20K device instruction register length is 10 bits. The APEX 20K device USERCODE register length is 32 bits. Tables 20 and 21 show the boundary-scan register length and device IDCODE information for APEX 20K devices. | Table 20. APEX 20K Boundary-Scan Register Length | | | | | | | |--------------------------------------------------|-------------------------------|--|--|--|--|--| | Device | Boundary-Scan Register Length | | | | | | | EP20K30E | 420 | | | | | | | EP20K60E | 624 | | | | | | | EP20K100 | 786 | | | | | | | EP20K100E | 774 | | | | | | | EP20K160E | 984 | | | | | | | EP20K200 | 1,176 | | | | | | | EP20K200E | 1,164 | | | | | | | EP20K300E | 1,266 | | | | | | | EP20K400 | 1,536 | | | | | | | EP20K400E | 1,506 | | | | | | | EP20K600E | 1,806 | | | | | | | EP20K1000E | 2,190 | | | | | | | EP20K1500E | 1 (1) | | | | | | #### Note to Table 20: (1) This device does not support JTAG boundary scan testing. | Table 26. APEX 20K 5.0-V Tolerant Device CapacitanceNotes (2), (14) | | | | | | | | | |---------------------------------------------------------------------|------------------------------------------|-------------------------------------|-----|-----|------|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | #### Notes to Tables 23 through 26: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) All APEX 20K devices are 5.0-V tolerant. - (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns. - (4) Numbers in parentheses are for industrial-temperature-range devices. - (5) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (6) All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (7) Typical values are for $T_A = 25^{\circ}$ C, $V_{CCINT} = 2.5$ V, and $V_{CCIO} = 2.5$ or 3.3 V. - (8) These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on page 62. - (9) The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 33 on page 68. - (10) The I<sub>OH</sub> parameter refers to high-level TTL, PCI or CMOS output current. - (11) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (12) This value is specified for normal device operation. The value may vary during power-up. - (13) Pin pull-up resistance values will be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . - (14) Capacitance is sample-tested only. Tables 27 through 30 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KE devices. | Table 27. APEX 20KE Device Absolute Maximum Ratings Note (1) | | | | | | | | |----------------------------------------------------------------|----------------------------|------------------------------------------------|------|-----|------|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | V <sub>CCINT</sub> | Supply voltage | With respect to ground (2) | -0.5 | 2.5 | V | | | | $V_{CCIO}$ | | | -0.5 | 4.6 | ٧ | | | | V <sub>I</sub> | DC input voltage | | -0.5 | 4.6 | V | | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | | | TJ | Junction temperature | PQFP, RQFP, TQFP, and BGA packages, under bias | | 135 | ° C | | | | | | Ceramic PGA packages, under bias | | 150 | ° C | | | ### Figure 39. ESB Synchronous Timing Waveforms #### **ESB Synchronous Read** #### ESB Synchronous Write (ESB Output Registers Used) Figure 40 shows the timing model for bidirectional I/O pin timing. Figure 40. Synchronous Bidirectional Pin External Timing #### Notes to Figure 40: - (1) The output enable and input registers are LE registers in the LAB adjacent to a bidirectional row pin. The output enable register is set with "Output Enable Routing= Signal-Pin" option in the Quartus II software. - (2) The LAB adjacent input register is set with "Decrease Input Delay to Internal Cells=Off". This maintains a zero hold time for lab adjacent registers while giving a fast, position independent setup time. A faster setup time with zero hold time is possible by setting "Decrease Input Delay to Internal Cells=ON" and moving the input register farther away from the bidirectional pin. The exact position where zero hold occurs with the minimum setup time, varies with device density and speed grade. Table 31 describes the $f_{MAX}$ timing parameters shown in Figure 36 on page 68. | Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 1 of 2) | | | | | | | |---------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|--| | Symbol | Parameter | | | | | | | t <sub>SU</sub> | LE register setup time before clock | | | | | | | t <sub>H</sub> | LE register hold time after clock | | | | | | | t <sub>CO</sub> | LE register clock-to-output delay | | | | | | | t <sub>LUT</sub> | LUT delay for data-in | | | | | | | t <sub>ESBRC</sub> | ESB Asynchronous read cycle time | | | | | | | t <sub>ESBWC</sub> | ESB Asynchronous write cycle time | | | | | | | t <sub>ESBWESU</sub> | ESB WE setup time before clock when using input register | | | | | | | t <sub>ESBDATASU</sub> | ESB data setup time before clock when using input register | | | | | | | t <sub>ESBDATAH</sub> | ESB data hold time after clock when using input register | | | | | | | t <sub>ESBADDRSU</sub> | ESB address setup time before clock when using input registers | | | | | | | t <sub>ESBDATACO1</sub> | ESB clock-to-output delay when using output registers | | | | | | | Symbol | -1 Spee | d Grade | -2 Spee | -2 Speed Grade | | d Grade | Unit | |-----------------------------|---------|---------|---------|----------------|-----|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (1) | 1.9 | | 2.3 | | 2.6 | | ns | | t <sub>INHBIDIR</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTCOBIDIR</sub> (1) | 2.0 | 4.6 | 2.0 | 5.6 | 2.0 | 6.8 | ns | | t <sub>XZBIDIR</sub> (1) | | 5.0 | | 5.9 | | 6.9 | ns | | t <sub>ZXBIDIR</sub> (1) | | 5.0 | | 5.9 | | 6.9 | ns | | t <sub>INSUBIDIR</sub> (2) | 1.1 | | 1.2 | | - | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | - | | ns | | t <sub>OUTCOBIDIR</sub> (2) | 0.5 | 2.7 | 0.5 | 3.1 | - | _ | ns | | t <sub>XZBIDIR</sub> (2) | | 4.3 | | 5.0 | | _ | ns | | t <sub>ZXBIDIR</sub> (2) | | 4.3 | | 5.0 | | _ | ns | | Table 47. EP20K400 External Timing Parameters | | | | | | | | | | |-----------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>INSU</sub> (1) | 1.4 | | 1.8 | | 2.0 | | ns | | | | t <sub>INH</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>OUTCO</sub> (1) | 2.0 | 4.9 | 2.0 | 6.1 | 2.0 | 7.0 | ns | | | | t <sub>INSU</sub> (2) | 0.4 | | 1.0 | | - | | ns | | | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | _ | | ns | | | | t <sub>OUTCO</sub> (2) | 0.5 | 3.1 | 0.5 | 4.1 | _ | _ | ns | | | | Table 48. EP20K400 External Bidirections | I Timina | Parameters 1 4 1 | |------------------------------------------|----------|------------------| |------------------------------------------|----------|------------------| | Symbol | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spe | ed Grade | Unit | |-----------------------------|---------|---------|---------|----------|--------|----------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (1) | 1.4 | | 1.8 | | 2.0 | | ns | | t <sub>INHBIDIR</sub> (1) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTCOBIDIR</sub> (1) | 2.0 | 4.9 | 2.0 | 6.1 | 2.0 | 7.0 | ns | | t <sub>XZBIDIR</sub> (1) | | 7.3 | | 8.9 | | 10.3 | ns | | t <sub>ZXBIDIR</sub> (1) | | 7.3 | | 8.9 | | 10.3 | ns | | t <sub>INSUBIDIR</sub> (2) | 0.5 | | 1.0 | | - | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | - | | ns | | toutcobidir (2) | 0.5 | 3.1 | 0.5 | 4.1 | - | - | ns | | t <sub>XZBIDIR</sub> (2) | | 6.2 | | 7.6 | | - | ns | | t <sub>ZXBIDIR</sub> (2) | | 6.2 | | 7.6 | | _ | ns | | Symbol | -1 | | - | -2 | | -3 | | | |--------------------|------|-----|------|-----|------|-----|----|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>CH</sub> | 0.55 | | 0.78 | | 1.15 | | ns | | | t <sub>CL</sub> | 0.55 | | 0.78 | | 1.15 | | ns | | | t <sub>CLRP</sub> | 0.22 | | 0.31 | | 0.46 | | ns | | | t <sub>PREP</sub> | 0.22 | | 0.31 | | 0.46 | | ns | | | t <sub>ESBCH</sub> | 0.55 | | 0.78 | | 1.15 | | ns | | | t <sub>ESBCL</sub> | 0.55 | | 0.78 | | 1.15 | | ns | | | t <sub>ESBWP</sub> | 1.43 | | 2.01 | | 2.97 | | ns | | | t <sub>ESBRP</sub> | 1.15 | | 1.62 | | 2.39 | | ns | | | Symbol | | -1 | | -2 | | 3 | Unit | |-----------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.02 | | 2.13 | | 2.24 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>outco</sub> | 2.00 | 4.88 | 2.00 | 5.36 | 2.00 | 5.88 | ns | | t <sub>INSUPLL</sub> | 2.11 | | 2.23 | | = | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | = | | ns | | t <sub>OUTCOPLL</sub> | 0.50 | 2.60 | 0.50 | 2.88 | - | - | ns | | Symbol | -1 | | -2 | | - | Unit | | |----------------------------|------|------|------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 1.85 | | 1.77 | | 1.54 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutcobidir | 2.00 | 4.88 | 2.00 | 5.36 | 2.00 | 5.88 | ns | | t <sub>XZBIDIR</sub> | | 7.48 | | 8.46 | | 9.83 | ns | | t <sub>ZXBIDIR</sub> | | 7.48 | | 8.46 | | 9.83 | ns | | t <sub>INSUBIDIRPLL</sub> | 4.12 | | 4.24 | | - | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | - | | ns | | t <sub>OUTCOBIDIRPLL</sub> | 0.50 | 2.60 | 0.50 | 2.88 | - | - | ns | | t <sub>XZBIDIRPLL</sub> | | 5.21 | | 5.99 | | - | ns | | tzxbidirpll | | 5.21 | | 5.99 | | - | ns | | Symbol | - | 1 | - | -2 | -; | 3 | Unit | |-------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.83 | | 2.57 | | 3.79 | ns | | t <sub>ESBSRC</sub> | | 2.46 | | 3.26 | | 4.61 | ns | | t <sub>ESBAWC</sub> | | 3.50 | | 4.90 | | 7.23 | ns | | t <sub>ESBSWC</sub> | | 3.77 | | 4.90 | | 6.79 | ns | | t <sub>ESBWASU</sub> | 1.59 | | 2.23 | | 3.29 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.75 | | 2.46 | | 3.62 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.76 | | 2.47 | | 3.64 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.68 | | 2.49 | | 3.87 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.08 | | 0.43 | | 1.04 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.29 | | 0.72 | | 1.46 | | ns | | t <sub>ESBRADDRSU</sub> | 0.36 | | 0.81 | | 1.58 | | ns | | t <sub>ESBDATACO1</sub> | | 1.06 | | 1.24 | | 1.55 | ns | | t <sub>ESBDATACO2</sub> | | 2.39 | | 3.35 | | 4.94 | ns | | t <sub>ESBDD</sub> | | 3.50 | | 4.90 | | 7.23 | ns | | t <sub>PD</sub> | | 1.72 | | 2.41 | | 3.56 | ns | | t <sub>PTERMSU</sub> | 0.99 | | 1.56 | | 2.55 | | ns | | t <sub>PTERMCO</sub> | | 1.07 | | 1.26 | | 1.08 | ns | | Table 69. EP2 | OK160E f <sub>MAX</sub> | Routing Delays | s | | | | | |--------------------|-------------------------|----------------|-----|------|-----|------|------| | Symbol | - | 1 | | -2 | -1 | 3 | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>F1-4</sub> | | 0.25 | | 0.26 | | 0.28 | ns | | t <sub>F5-20</sub> | | 1.00 | | 1.18 | | 1.35 | ns | | t <sub>F20+</sub> | | 1.95 | | 2.19 | | 2.30 | ns | | Symbol | -1 | | - | -2 | | -3 | | | |--------------------|------|-----|------|-----|------|-----|----|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>CH</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | | t <sub>CL</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | | t <sub>CLRP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | | t <sub>PREP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | | t <sub>ESBCH</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | | t <sub>ESBCL</sub> | 1.34 | | 1.43 | | 1.55 | | ns | | | t <sub>ESBWP</sub> | 1.15 | | 1.45 | | 1.73 | | ns | | | t <sub>ESBRP</sub> | 0.93 | | 1.15 | | 1.38 | | ns | | | Symbol | - | 1 | - | 2 | -3 | 3 | Unit | |----------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.23 | | 2.34 | | 2.47 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | toutco | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns | | t <sub>INSUPLL</sub> | 2.12 | | 2.07 | | = | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | = | | ns | | toutcople | 0.50 | 3.00 | 0.50 | 3.35 | - | - | ns | | Symbol | -1 | | -2 | | -3 | | Unit | |---------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 2.86 | | 3.24 | | 3.54 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns | | t <sub>XZBIDIR</sub> | | 7.43 | | 8.23 | | 8.58 | ns | | t <sub>ZXBIDIR</sub> | | 7.43 | | 8.23 | | 8.58 | ns | | t <sub>INSUBIDIRPLL</sub> | 4.93 | | 5.48 | | - | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcobidirpll | 0.50 | 3.00 | 0.50 | 3.35 | - | - | ns | | txzbidirpll | | 5.36 | | 5.99 | | - | ns | | t <sub>ZXBIDIRPLL</sub> | | 5.36 | | 5.99 | | - | ns | Tables 73 through 78 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K200E APEX 20KE devices. | Table 73. EP2 | 20K200E f <sub>MAX</sub> | LE Timing Mid | croparameter | s | | | | |------------------|--------------------------|---------------|--------------|------|------|------|------| | Symbol | - | 1 | | -2 | -3 | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>SU</sub> | 0.23 | | 0.24 | | 0.26 | | ns | | t <sub>H</sub> | 0.23 | | 0.24 | | 0.26 | | ns | | $t_{CO}$ | | 0.26 | | 0.31 | | 0.36 | ns | | t <sub>LUT</sub> | | 0.70 | | 0.90 | | 1.14 | ns | Tables 85 through 90 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K400E APEX 20KE devices. | Table 85. EP2 | OK400E f <sub>MAX</sub> | LE Timing Mic | roparameter | s | | | | |------------------|-------------------------|---------------|-------------|----------|---------|---------|------| | Symbol | -1 Speed Grade | | -2 Spec | ed Grade | -3 Spee | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>SU</sub> | 0.23 | | 0.23 | | 0.23 | | ns | | t <sub>H</sub> | 0.23 | | 0.23 | | 0.23 | | ns | | t <sub>CO</sub> | | 0.25 | | 0.29 | | 0.32 | ns | | t <sub>LUT</sub> | | 0.70 | | 0.83 | | 1.01 | ns | | Symbol | -1 Spee | d Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit | |-------------------------|---------|---------|--------|----------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.78 | | 2.02 | | 1.95 | ns | | t <sub>ESBSRC</sub> | | 2.52 | | 2.91 | | 3.14 | ns | | t <sub>ESBAWC</sub> | | 3.52 | | 4.11 | | 4.40 | ns | | t <sub>ESBSWC</sub> | | 3.23 | | 3.84 | | 4.16 | ns | | t <sub>ESBWASU</sub> | 0.62 | | 0.67 | | 0.61 | | ns | | t <sub>ESBWAH</sub> | 0.41 | | 0.55 | | 0.55 | | ns | | t <sub>ESBWDSU</sub> | 0.77 | | 0.79 | | 0.81 | | ns | | t <sub>ESBWDH</sub> | 0.41 | | 0.55 | | 0.55 | | ns | | t <sub>ESBRASU</sub> | 1.74 | | 1.92 | | 1.85 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.01 | | 0.23 | | ns | | t <sub>ESBWESU</sub> | 2.07 | | 2.28 | | 2.41 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 0.25 | | 0.27 | | 0.29 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.11 | | 0.04 | | 0.11 | | ns | | t <sub>ESBRADDRSU</sub> | 0.14 | | 0.11 | | 0.16 | | ns | | t <sub>ESBDATACO1</sub> | | 1.29 | | 1.50 | | 1.63 | ns | | t <sub>ESBDATACO2</sub> | | 2.55 | | 2.99 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 3.12 | | 3.57 | | 3.85 | ns | | t <sub>PD</sub> | | 1.84 | | 2.13 | | 2.32 | ns | | t <sub>PTERMSU</sub> | 1.08 | | 1.19 | | 1.32 | | ns | 1.53 1.66 ns 1.31 $t_{\text{PTERMCO}}$ 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.