Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 120 | | Number of Logic Elements/Cells | 1200 | | Total RAM Bits | 24576 | | Number of I/O | - | | Number of Gates | 113000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 256-LBGA | | Supplier Device Package | 256-BGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k30efc256-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required. APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy. After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications. APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations. The Quartus II software provides NativeLink interfaces to other industry-standard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture. # Functional Description APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device. Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards. The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device. Altera Corporation 9 ## **Logic Array Block** Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB. APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect. Altera Corporation 11 can drive two local interconnect areas. The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output. ### Clear & Preset Logic Control Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NoT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NoT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted. In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset. ### FastTrack Interconnect In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9. From Previous Macrocell Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch Product-Macrocell Term Product-Select Term Logic Matrix Parallel Expander Switch 32 Signals from To Next Figure 16. APEX 20K Parallel Expanders ## Embedded System Block Local Interconnect The ESB can implement various types of memory blocks, including dual-port RAM, ROM, FIFO, and CAM blocks. The ESB includes input and output registers; the input registers synchronize writes, and the output registers can pipeline designs to improve system performance. The ESB offers a dual-port mode, which supports simultaneous reads and writes at two different clock frequencies. Figure 17 shows the ESB block diagram. Macrocell Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software. | Table 10. APEX 20K Programmable Delay Chains | | | | | | | | |----------------------------------------------|-----------------------------------------|--|--|--|--|--|--| | Programmable Delays Quartus II Logic Option | | | | | | | | | Input pin to core delay | Decrease input delay to internal cells | | | | | | | | Input pin to input register delay | Decrease input delay to input register | | | | | | | | Core to output register delay | Decrease input delay to output register | | | | | | | | Output register t <sub>CO</sub> delay | Increase delay to output pin | | | | | | | The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices. The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up. Figure 25. APEX 20K Bidirectional I/O Registers Note (1) Note to Figure 25: (1) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin. Under hot socketing conditions, APEX 20KE devices will not sustain any damage, but the I/O pins will drive out. ## MultiVolt I/O Interface The APEX device architecture supports the MultiVolt I/O interface feature, which allows APEX devices in all packages to interface with systems of different supply voltages. The devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). The APEX 20K VCCINT pins must always be connected to a 2.5 V power supply. With a 2.5-V $V_{CCINT}$ level, input pins are 2.5-V, 3.3-V, and 5.0-V tolerant. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems. | Table 12. | Table 12. 5.0-V Tolerant APEX 20K MultiVolt I/O Support | | | | | | | | | | | | | |-----------------------|------------------------------------------------------------|--------------|--------------|--------------|-----|-----|--|--|--|--|--|--|--| | V <sub>CCIO</sub> (V) | V <sub>CCIO</sub> (V) Input Signals (V) Output Signals (V) | | | | | | | | | | | | | | | 2.5 | 3.3 | 5.0 | 2.5 | 3.3 | 5.0 | | | | | | | | | 2.5 | ✓ | <b>√</b> (1) | <b>√</b> (1) | ✓ | | | | | | | | | | | 3.3 | <b>✓</b> | ✓ | <b>√</b> (1) | <b>√</b> (2) | ✓ | ✓ | | | | | | | | #### Notes to Table 12: - (1) The PCI clamping diode must be disabled to drive an input with voltages higher than $V_{\text{CCIO}}$ . - (2) When $V_{\rm CCIO}$ = 3.3 V, an APEX 20K device can drive a 2.5-V device with 3.3-V tolerant inputs. Open-drain output pins on 5.0-V tolerant APEX 20K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{\rm IH}$ of 3.5 V. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor. | Symbol | Parameter | I/O Standard | -1X Spe | ed Grade | -2X Spee | d Grade | Units | |-------------------------|-----------------------------------------------|-------------------|---------|----------|----------|---------|-------| | | | | Min | Max | Min | Max | | | f <sub>VCO</sub> (4) | Voltage controlled oscillator operating range | | 200 | 500 | 200 | 500 | MHz | | f <sub>CLOCK0</sub> | Clock0 PLL output frequency for internal use | | 1.5 | 335 | 1.5 | 200 | MHz | | f <sub>CLOCK1</sub> | Clock1 PLL output frequency for internal use | | 20 | 335 | 20 | 200 | MHz | | f <sub>CLOCK0_EXT</sub> | Output clock frequency for | 3.3-V LVTTL | 1.5 | 245 | 1.5 | 226 | MHz | | | external clock0 output | 2.5-V LVTTL | 1.5 | 234 | 1.5 | 221 | MHz | | | | 1.8-V LVTTL | 1.5 | 223 | 1.5 | 216 | MHz | | | | GTL+ | 1.5 | 205 | 1.5 | 193 | MHz | | | | SSTL-2 Class | 1.5 | 158 | 1.5 | 157 | MHz | | | | SSTL-2 Class | 1.5 | 142 | 1.5 | 142 | MHz | | | | SSTL-3 Class | 1.5 | 166 | 1.5 | 162 | MHz | | | | SSTL-3 Class | 1.5 | 149 | 1.5 | 146 | MHz | | | | LVDS | 1.5 | 420 | 1.5 | 350 | MHz | | f <sub>CLOCK1_EXT</sub> | Output clock frequency for | 3.3-V LVTTL | 20 | 245 | 20 | 226 | MHz | | | external clock1 output | 2.5-V LVTTL | 20 | 234 | 20 | 221 | MHz | | | | 1.8-V LVTTL | 20 | 223 | 20 | 216 | MHz | | | | GTL+ | 20 | 205 | 20 | 193 | MHz | | | | SSTL-2 Class<br>I | 20 | 158 | 20 | 157 | MHz | | | | SSTL-2 Class | 20 | 142 | 20 | 142 | MHz | | | | SSTL-3 Class | 20 | 166 | 20 | 162 | MHz | | | | SSTL-3 Class | 20 | 149 | 20 | 146 | MHz | | | | LVDS | 20 | 420 | 20 | 350 | MHz | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------|-----|-----------------------------------|------| | V <sub>IH</sub> | High-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage | | 1.7, 0.5 × V <sub>CCIO</sub> (10) | | 4.1 | V | | V <sub>IL</sub> | Low-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage | | -0.5 | | 0.8, 0.3 × V <sub>CCIO</sub> (10) | V | | V <sub>OH</sub> | 3.3-V high-level LVTTL output voltage | I <sub>OH</sub> = -12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (11) | 2.4 | | | V | | | 3.3-V high-level LVCMOS output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (11)$ | V <sub>CCIO</sub> - 0.2 | | | V | | | 3.3-V high-level PCI output voltage | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(11) | 0.9 × V <sub>CCIO</sub> | | | V | | | 2.5-V high-level output voltage | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11) | 2.1 | | | V | | | | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (11)$ | 2.0 | | | V | | | | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (11)$ | 1.7 | | | V | | V <sub>OL</sub> | 3.3-V low-level LVTTL output voltage | $I_{OL}$ = 12 mA DC,<br>$V_{CCIO}$ = 3.00 V (12) | | | 0.4 | V | | | 3.3-V low-level LVCMOS output voltage | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (12)$ | | | 0.2 | V | | | 3.3-V low-level PCI output voltage | $I_{OL} = 1.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(12) | | | 0.1 × V <sub>CCIO</sub> | V | | | 2.5-V low-level output voltage | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (12) | | | 0.2 | V | | | | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (12) | | | 0.4 | V | | | | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (12) | | | 0.7 | V | | I <sub>I</sub> | Input pin leakage current | V <sub>I</sub> = 4.1 to -0.5 V (13) | -10 | | 10 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | $V_0 = 4.1 \text{ to } -0.5 \text{ V } (13)$ | -10 | | 10 | μΑ | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | $V_{I} =$ ground, no load, no toggling inputs, -1 speed grade | | 10 | | mA | | | | V <sub>I</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades | | 5 | | mA | | R <sub>CONF</sub> | Value of I/O pin pull-up resistor | V <sub>CCIO</sub> = 3.0 V (14) | 20 | | 50 | kΩ | | | before and during configuration | V <sub>CCIO</sub> = 2.375 V (14) | 30 | | 80 | kΩ | | | | V <sub>CCIO</sub> = 1.71 V (14) | 60 | | 150 | kΩ | 8 4 2 0.5 Figure 35 shows the output drive characteristics of APEX 20KE devices. Note to Figure 35: (1) These are transient (AC) currents. ## **Timing Model** The high-performance FastTrack and MegaLAB interconnect routing resources ensure predictable performance, accurate simulation, and accurate timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance. Vo Output Voltage (V) IOH 2.0 #### Notes to Tables 43 through 48: - (1) This parameter is measured without using ClockLock or ClockBoost circuits. - (2) This parameter is measured using ClockLock or ClockBoost circuits. Tables 49 through 54 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K30E APEX 20KE devices. | Table 49. EP20K30E f <sub>MAX</sub> LE Timing Microparameters | | | | | | | | | | | | | |---------------------------------------------------------------|------|------|------|------|------|------|------|--|--|--|--|--| | Symbol | _ | 1 | - | 2 | -; | 3 | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | 1 | | | | | | | t <sub>SU</sub> | 0.01 | | 0.02 | | 0.02 | | ns | | | | | | | t <sub>H</sub> | 0.11 | | 0.16 | | 0.23 | | ns | | | | | | | t <sub>CO</sub> | | 0.32 | | 0.45 | | 0.67 | ns | | | | | | | t <sub>LUT</sub> | | 0.85 | | 1.20 | | 1.77 | ns | | | | | | | Symbol | -1 | | | -2 | | -3 | | | |-------------------------|------|------|------|------|------|------|----|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>ESBARC</sub> | | 2.03 | | 2.86 | | 4.24 | ns | | | t <sub>ESBSRC</sub> | | 2.58 | | 3.49 | | 5.02 | ns | | | t <sub>ESBAWC</sub> | | 3.88 | | 5.45 | | 8.08 | ns | | | t <sub>ESBSWC</sub> | | 4.08 | | 5.35 | | 7.48 | ns | | | t <sub>ESBWASU</sub> | 1.77 | | 2.49 | | 3.68 | | ns | | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | t <sub>ESBWDSU</sub> | 1.95 | | 2.74 | | 4.05 | | ns | | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | t <sub>ESBRASU</sub> | 1.96 | | 2.75 | | 4.07 | | ns | | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | t <sub>ESBWESU</sub> | 1.80 | | 2.73 | | 4.28 | | ns | | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | t <sub>ESBDATASU</sub> | 0.07 | | 0.48 | | 1.17 | | ns | | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | | t <sub>ESBWADDRSU</sub> | 0.30 | | 0.80 | | 1.64 | | ns | | | t <sub>ESBRADDRSU</sub> | 0.37 | | 0.90 | | 1.78 | | ns | | | t <sub>ESBDATACO1</sub> | | 1.11 | | 1.32 | | 1.67 | ns | | | t <sub>ESBDATACO2</sub> | | 2.65 | | 3.73 | | 5.53 | ns | | | t <sub>ESBDD</sub> | | 3.88 | | 5.45 | | 8.08 | ns | | | t <sub>PD</sub> | | 1.91 | | 2.69 | | 3.98 | ns | | | t <sub>PTERMSU</sub> | 1.04 | | 1.71 | | 2.82 | | ns | | | t <sub>PTERMCO</sub> | | 1.13 | | 1.34 | | 1.69 | ns | | | Table 51. EP2 | Table 51. EP20K30E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | | | |--------------------|----------------------------------------------------|------|-----|------|-----|------|----|--|--|--|--|--|--| | Symbol | - | 1 | , | -2 | -; | Unit | | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | | | t <sub>F1-4</sub> | | 0.24 | | 0.27 | | 0.31 | ns | | | | | | | | t <sub>F5-20</sub> | | 1.03 | | 1.14 | | 1.30 | ns | | | | | | | | t <sub>F20+</sub> | | 1.42 | | 1.54 | | 1.77 | ns | | | | | | | | Symbol | - | 1 | | -2 | | -3 | | | |-------------------------|------|------|------|------|------|------|----|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>ESBARC</sub> | | 1.83 | | 2.57 | | 3.79 | ns | | | t <sub>ESBSRC</sub> | | 2.46 | | 3.26 | | 4.61 | ns | | | t <sub>ESBAWC</sub> | | 3.50 | | 4.90 | | 7.23 | ns | | | t <sub>ESBSWC</sub> | | 3.77 | | 4.90 | | 6.79 | ns | | | t <sub>ESBWASU</sub> | 1.59 | | 2.23 | | 3.29 | | ns | | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | t <sub>ESBWDSU</sub> | 1.75 | | 2.46 | | 3.62 | | ns | | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | t <sub>ESBRASU</sub> | 1.76 | | 2.47 | | 3.64 | | ns | | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | t <sub>ESBWESU</sub> | 1.68 | | 2.49 | | 3.87 | | ns | | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | t <sub>ESBDATASU</sub> | 0.08 | | 0.43 | | 1.04 | | ns | | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | | t <sub>ESBWADDRSU</sub> | 0.29 | | 0.72 | | 1.46 | | ns | | | t <sub>ESBRADDRSU</sub> | 0.36 | | 0.81 | | 1.58 | | ns | | | t <sub>ESBDATACO1</sub> | | 1.06 | | 1.24 | | 1.55 | ns | | | t <sub>ESBDATACO2</sub> | | 2.39 | | 3.35 | | 4.94 | ns | | | t <sub>ESBDD</sub> | | 3.50 | | 4.90 | | 7.23 | ns | | | t <sub>PD</sub> | | 1.72 | | 2.41 | | 3.56 | ns | | | t <sub>PTERMSU</sub> | 0.99 | | 1.56 | | 2.55 | | ns | | | t <sub>PTERMCO</sub> | | 1.07 | | 1.26 | | 1.08 | ns | | Tables 67 through 72 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K160E APEX 20KE devices. | Table 67. EP2 | Table 67. EP20K160E f <sub>MAX</sub> LE Timing Microparameters | | | | | | | | | | | | | |------------------|----------------------------------------------------------------|------|------|------|------|------|------|--|--|--|--|--|--| | Symbol | - | 1 | | -2 | - | 3 | Unit | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | | | t <sub>SU</sub> | 0.22 | | 0.24 | | 0.26 | | ns | | | | | | | | t <sub>H</sub> | 0.22 | | 0.24 | | 0.26 | | ns | | | | | | | | t <sub>CO</sub> | | 0.25 | | 0.31 | | 0.35 | ns | | | | | | | | t <sub>LUT</sub> | | 0.69 | | 0.88 | | 1.12 | ns | | | | | | | | Symbol | -1 | | - | 2 | - | Unit | | |---------------------------|------|------|------|------|------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 2.86 | | 3.24 | | 3.54 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns | | t <sub>XZBIDIR</sub> | | 7.43 | | 8.23 | | 8.58 | ns | | t <sub>ZXBIDIR</sub> | | 7.43 | | 8.23 | | 8.58 | ns | | t <sub>INSUBIDIRPLL</sub> | 4.93 | | 5.48 | | - | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcobidirpll | 0.50 | 3.00 | 0.50 | 3.35 | - | - | ns | | txzbidirpll | | 5.36 | | 5.99 | | - | ns | | t <sub>ZXBIDIRPLL</sub> | | 5.36 | | 5.99 | | - | ns | Tables 73 through 78 describe $f_{MAX}$ LE Timing Microparameters, $f_{MAX}$ ESB Timing Microparameters, $f_{MAX}$ Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K200E APEX 20KE devices. | Table 73. EP20K200E f <sub>MAX</sub> LE Timing Microparameters | | | | | | | | | | |----------------------------------------------------------------|------|------|------|-------|------|------|------|--|--| | Symbol | -1 | | | -2 -3 | | 3 | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>SU</sub> | 0.23 | | 0.24 | | 0.26 | | ns | | | | t <sub>H</sub> | 0.23 | | 0.24 | | 0.26 | | ns | | | | t <sub>CO</sub> | | 0.26 | | 0.31 | | 0.36 | ns | | | | t <sub>LUT</sub> | | 0.70 | | 0.90 | | 1.14 | ns | | | | Symbol | -1 | I | -2 | | -3 | | Unit | |--------------------|------|-----|------|-----|------|-----|------| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>CH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CLRP</sub> | 0.19 | | 0.26 | | 0.35 | | ns | | t <sub>PREP</sub> | 0.19 | | 0.26 | | 0.35 | | ns | | t <sub>ESBCH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBCL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBWP</sub> | 1.25 | | 1.71 | | 2.28 | | ns | | t <sub>ESBRP</sub> | 1.01 | | 1.38 | | 1.84 | | ns | | Table 83. EP20K300E External Timing Parameters | | | | | | | | | | |------------------------------------------------|------|------|------|------|------|------|----|--|--| | Symbol | - | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>INSU</sub> | 2.31 | | 2.44 | | 2.57 | | ns | | | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | | toutco | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns | | | | t <sub>INSUPLL</sub> | 1.76 | | 1.85 | | - | | ns | | | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | | | t <sub>OUTCOPLL</sub> | 0.50 | 2.65 | 0.50 | 2.95 | - | - | ns | | | | Symbol | -1 | | -2 | | -3 | | Unit | |---------------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 2.77 | | 2.85 | | 3.11 | | ns | | t <sub>INHBIDIR</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns | | t <sub>XZBIDIR</sub> | | 7.59 | | 8.30 | | 9.09 | ns | | t <sub>ZXBIDIR</sub> | | 7.59 | | 8.30 | | 9.09 | ns | | t <sub>INSUBIDIRPLL</sub> | 2.50 | | 2.76 | | - | | ns | | t <sub>INHBIDIRPLL</sub> | 0.00 | | 0.00 | | - | | ns | | toutcobidirpll | 0.50 | 2.65 | 0.50 | 2.95 | - | - | ns | | t <sub>XZBIDIRPLL</sub> | | 5.00 | | 5.43 | | - | ns | | tzxbidirpll | | 5.00 | | 5.43 | | - | ns | | Table 87. EP2 | Table 87. EP20K400E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |--------------------|-----------------------------------------------------|---------|----------------|------|----------------|------|------|--|--|--|--| | Symbol | -1 Spee | d Grade | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>F1-4</sub> | | 0.25 | | 0.25 | | 0.26 | ns | | | | | | t <sub>F5-20</sub> | | 1.01 | | 1.12 | | 1.25 | ns | | | | | | t <sub>F20+</sub> | | 3.71 | | 3.92 | | 4.17 | ns | | | | | | Table 88. EP20K400E Minimum Pulse Width Timing Parameters | | | | | | | | | | | |-----------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | Min | Max | Min | Max | Max Min | Max | | | | | | t <sub>CH</sub> | 1.36 | | 2.22 | | 2.35 | | ns | | | | | t <sub>CL</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | | | | t <sub>CLRP</sub> | 0.18 | | 0.18 | | 0.19 | | ns | | | | | t <sub>PREP</sub> | 0.18 | | 0.18 | | 0.19 | | ns | | | | | t <sub>ESBCH</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | | | | t <sub>ESBCL</sub> | 1.36 | | 2.26 | | 2.35 | | ns | | | | | t <sub>ESBWP</sub> | 1.17 | | 1.38 | | 1.56 | | ns | | | | | t <sub>ESBRP</sub> | 0.94 | | 1.09 | | 1.25 | | ns | | | | | Symbol | -1 Spee | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | | |----------------------|---------|----------------|------|----------------|------|----------------|----|--| | | Min | Max Min Max | Max | Min | Max | 7 | | | | t <sub>INSU</sub> | 2.51 | | 2.64 | | 2.77 | | ns | | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | t <sub>OUTCO</sub> | 2.00 | 5.25 | 2.00 | 5.79 | 2.00 | 6.32 | ns | | | t <sub>INSUPLL</sub> | 3.221 | | 3.38 | | = | | ns | | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | = | | ns | | | toutcople | 0.50 | 2.25 | 0.50 | 2.45 | - | - | ns | | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed | Grade | Unit | |--------------------|----------------|-----|----------------|-----|----------|-------|------| | | Min | Max | Min | Max | Min | Max | 7 | | t <sub>CH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>CLRP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>PREP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>ESBCH</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBCL</sub> | 1.25 | | 1.43 | | 1.67 | | ns | | t <sub>ESBWP</sub> | 1.28 | | 1.51 | | 1.65 | | ns | | t <sub>ESBRP</sub> | 1.11 | | 1.29 | | 1.41 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed | Unit | | |-----------------------|----------------|------|----------------|------|----------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 3.09 | | 3.30 | | 3.58 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>OUTCO</sub> | 2.00 | 6.18 | 2.00 | 6.81 | 2.00 | 7.36 | ns | | t <sub>INSUPLL</sub> | 1.94 | | 2.08 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | t <sub>OUTCOPLL</sub> | 0.50 | 2.67 | 0.50 | 2.99 | - | - | ns | 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.