# E·XFL

#### Altera - EP20K30EQC208-1 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                       |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 120                                                          |
| Number of Logic Elements/Cells | 1200                                                         |
| Total RAM Bits                 | 24576                                                        |
| Number of I/O                  | 125                                                          |
| Number of Gates                | 113000                                                       |
| Voltage - Supply               | 1.71V ~ 1.89V                                                |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 208-BFQFP                                                    |
| Supplier Device Package        | 208-PQFP (28x28)                                             |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep20k30eqc208-1 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations

- Altera MegaCore<sup>®</sup> functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions
- NativeLink<sup>™</sup> integration with popular synthesis, simulation, and timing analysis tools
- Quartus II SignalTap<sup>®</sup> embedded logic analyzer simplifies in-system design evaluation by giving access to internal nodes during device operation
- Supports popular revision-control software packages including PVCS, Revision Control System (RCS), and Source Code Control System (SCCS)

 Table 4. APEX 20K QFP, BGA & PGA Package Options & I/O Count
 Notes (1), (2)

| Device     | 144-Pin<br>TQFP | 208-Pin<br>PQFP<br>RQFP | 240-Pin<br>PQFP<br>RQFP | 356-Pin BGA | 652-Pin BGA | 655-Pin PGA |
|------------|-----------------|-------------------------|-------------------------|-------------|-------------|-------------|
| EP20K30E   | 92              | 125                     |                         |             |             |             |
| EP20K60E   | 92              | 148                     | 151                     | 196         |             |             |
| EP20K100   | 101             | 159                     | 189                     | 252         |             |             |
| EP20K100E  | 92              | 151                     | 183                     | 246         |             |             |
| EP20K160E  | 88              | 143                     | 175                     | 271         |             |             |
| EP20K200   |                 | 144                     | 174                     | 277         |             |             |
| EP20K200E  |                 | 136                     | 168                     | 271         | 376         |             |
| EP20K300E  |                 |                         | 152                     |             | 408         |             |
| EP20K400   |                 |                         |                         |             | 502         | 502         |
| EP20K400E  |                 |                         |                         |             | 488         |             |
| EP20K600E  |                 |                         |                         |             | 488         |             |
| EP20K1000E |                 |                         |                         |             | 488         |             |
| EP20K1500E |                 |                         |                         |             | 488         |             |

### General Description

APEX<sup>™</sup> 20K devices are the first PLDs designed with the MultiCore architecture, which combines the strengths of LUT-based and productterm-based devices with an enhanced memory structure. LUT-based logic provides optimized performance and efficiency for data-path, registerintensive, mathematical, or digital signal processing (DSP) designs. Product-term-based logic is optimized for complex combinatorial paths, such as complex state machines. LUT- and product-term-based logic combined with memory functions and a wide variety of MegaCore and AMPP functions make the APEX 20K device architecture uniquely suited for system-on-a-programmable-chip designs. Applications historically requiring a combination of LUT-, product-term-, and memory-based devices can now be integrated into one APEX 20K device.

APEX 20KE devices are a superset of APEX 20K devices and include additional features such as advanced I/O standard support, CAM, additional global clocks, and enhanced ClockLock clock circuitry. In addition, APEX 20KE devices extend the APEX 20K family to 1.5 million gates. APEX 20KE devices are denoted with an "E" suffix in the device name (e.g., the EP20K1000E device is an APEX 20KE device). Table 8 compares the features included in APEX 20K and APEX 20KE devices.

### Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



#### **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB.

APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.





The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

#### Clear & Preset Logic Control

Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NOT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted.

In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset.

#### FastTrack Interconnect

In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9.



Figure 10. FastTrack Connection to Local Interconnect





### Embedded System Block

The ESB can implement various types of memory blocks, including dual-port RAM, ROM, FIFO, and CAM blocks. The ESB includes input and output registers; the input registers synchronize writes, and the output registers can pipeline designs to improve system performance. The ESB offers a dual-port mode, which supports simultaneous reads and writes at two different clock frequencies. Figure 17 shows the ESB block diagram.





#### **Read/Write Clock Mode**

The read/write clock mode contains two clocks. One clock controls all registers associated with writing: data input, WE, and write address. The other clock controls all registers associated with reading: read enable (RE), read address, and data output. The ESB also supports clock enable and asynchronous clear signals; these signals also control the read and write registers independently. Read/write clock mode is commonly used for applications where reads and writes occur at different system frequencies. Figure 20 shows the ESB in read/write clock mode.



### Notes to Figure 20:

- (1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset.
- (2) APEX 20KE devices have four dedicated clocks.

#### Input/Output Clock Mode

The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode.



#### Figure 21. ESB in Input/Output Clock Mode

#### Notes to Figure 21:

All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. (1)APEX 20KE devices have four dedicated clocks. (2)

#### Single-Port Mode

The APEX 20K ESB also supports a single-port mode, which is used when simultaneous reads and writes are not required. See Figure 22.

#### Altera Corporation



#### Figure 22. ESB in Single-Port Mode Note (1)

#### Notes to Figure 22:

All registers can be asynchronously cleared by ESB local interconnect signals, global signals, or the chip-wide reset.
 APEX 20KE devices have four dedicated clocks.

#### **Content-Addressable Memory**

In APEX 20KE devices, the ESB can implement CAM. CAM can be thought of as the inverse of RAM. When read, RAM outputs the data for a given address. Conversely, CAM outputs an address for a given data word. For example, if the data FA12 is stored in address 14, the CAM outputs 14 when FA12 is driven into it.

CAM is used for high-speed search operations. When searching for data within a RAM block, the search is performed serially. Thus, finding a particular data word can take many cycles. CAM searches all addresses in parallel and outputs the address storing a particular word. When a match is found, a match flag is set high. Figure 23 shows the CAM block diagram.



For more information on APEX 20KE devices and CAM, see *Application* Note 119 (Implementing High-Speed Search Applications with APEX CAM).

#### **Driving Signals to the ESB**

ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic.





(1) APEX 20KE devices have four dedicated clocks.

An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack Interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device.

| Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 2 of 2) |                                                                     |     |     |      |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol                                                                                        | Parameter                                                           | Min | Max | Unit |  |  |  |  |  |
| t <sub>SKEW</sub>                                                                             | Skew delay between related<br>ClockLock/ClockBoost-generated clocks |     | 500 | ps   |  |  |  |  |  |
| t <sub>JITTER</sub>                                                                           | Jitter on ClockLock/ClockBoost-generated clock (5)                  |     | 200 | ps   |  |  |  |  |  |
| t <sub>INCLKSTB</sub>                                                                         | Input clock stability (measured between adjacent clocks)            |     | 50  | ps   |  |  |  |  |  |

Notes to Table 15:

- (1) The PLL input frequency range for the EP20K100-1X device for 1x multiplication is 25 MHz to 175 MHz.
- (2) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured first. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration, because the lock time is less than the configuration time.
- (4) The jitter specification is measured under long-term observation.
- (5) If the input clock stability is 100 ps,  $t_{JITTER}$  is 250 ps.

## Table 16 summarizes the APEX 20K ClockLock and ClockBoost parameters for -2 speed grade devices.

| Symbol                | Parameter                                                                                                                  | Min | Max        | Unit |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|------|
| f <sub>OUT</sub>      | Output frequency                                                                                                           | 25  | 170        | MHz  |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)                                                    | 25  | 170        | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)                                                    | 16  | 80         | MHz  |
| f <sub>CLK4</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 4)                                                    | 10  | 34         | MHz  |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock/ClockBoost-generated clock                                                                        | 40  | 60         | %    |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the Quartus II software (ClockBoost clock multiplication factor equals one) (1) |     | 25,000 (2) | PPM  |
| t <sub>R</sub>        | Input rise time                                                                                                            |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                                                                            |     | 5          | ns   |
| t <sub>LOCK</sub>     | Time required for ClockLock/ ClockBoost to acquire lock (3)                                                                |     | 10         | μs   |
| t <sub>SKEW</sub>     | Skew delay between related ClockLock/ ClockBoost-<br>generated clock                                                       | 500 | 500        | ps   |
| t <sub>JITTER</sub>   | Jitter on ClockLock/ ClockBoost-generated clock (4)                                                                        |     | 200        | ps   |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                                                                   |     | 50         | ps   |

#### Table 16. APEX 20K ClockLock & ClockBoost Parameters for -2 Speed Grade Devices

| Table 18. APEX 20KE Clock Input & Output Parameters       (Part 1 of 2)       Note (1) |                                                  |                    |                 |     |           |         |       |
|----------------------------------------------------------------------------------------|--------------------------------------------------|--------------------|-----------------|-----|-----------|---------|-------|
| Symbol                                                                                 | Parameter                                        | I/O Standard       | -1X Speed Grade |     | -2X Speed | l Grade | Units |
|                                                                                        |                                                  |                    | Min             | Max | Min       | Max     |       |
| f <sub>VCO</sub> (4)                                                                   | Voltage controlled oscillator<br>operating range |                    | 200             | 500 | 200       | 500     | MHz   |
| f <sub>CLOCK0</sub>                                                                    | Clock0 PLL output frequency for internal use     |                    | 1.5             | 335 | 1.5       | 200     | MHz   |
| f <sub>CLOCK1</sub>                                                                    | Clock1 PLL output frequency for internal use     |                    | 20              | 335 | 20        | 200     | MHz   |
| f <sub>CLOCK0_EXT</sub>                                                                | Output clock frequency for                       | 3.3-V LVTTL        | 1.5             | 245 | 1.5       | 226     | MHz   |
|                                                                                        | external clock0 output                           | 2.5-V LVTTL        | 1.5             | 234 | 1.5       | 221     | MHz   |
|                                                                                        |                                                  | 1.8-V LVTTL        | 1.5             | 223 | 1.5       | 216     | MHz   |
|                                                                                        |                                                  | GTL+               | 1.5             | 205 | 1.5       | 193     | MHz   |
|                                                                                        |                                                  | SSTL-2 Class<br>I  | 1.5             | 158 | 1.5       | 157     | MHz   |
|                                                                                        |                                                  | SSTL-2 Class<br>II | 1.5             | 142 | 1.5       | 142     | MHz   |
|                                                                                        |                                                  | SSTL-3 Class<br>I  | 1.5             | 166 | 1.5       | 162     | MHz   |
|                                                                                        |                                                  | SSTL-3 Class<br>II | 1.5             | 149 | 1.5       | 146     | MHz   |
|                                                                                        |                                                  | LVDS               | 1.5             | 420 | 1.5       | 350     | MHz   |
| f <sub>CLOCK1_EXT</sub>                                                                | Output clock frequency for                       | 3.3-V LVTTL        | 20              | 245 | 20        | 226     | MHz   |
|                                                                                        | external clock1 output                           | 2.5-V LVTTL        | 20              | 234 | 20        | 221     | MHz   |
|                                                                                        |                                                  | 1.8-V LVTTL        | 20              | 223 | 20        | 216     | MHz   |
|                                                                                        |                                                  | GTL+               | 20              | 205 | 20        | 193     | MHz   |
|                                                                                        |                                                  | SSTL-2 Class<br>I  | 20              | 158 | 20        | 157     | MHz   |
|                                                                                        |                                                  | SSTL-2 Class<br>II | 20              | 142 | 20        | 142     | MHz   |
|                                                                                        |                                                  | SSTL-3 Class<br>I  | 20              | 166 | 20        | 162     | MHz   |
|                                                                                        |                                                  | SSTL-3 Class<br>II | 20              | 149 | 20        | 146     | MHz   |
|                                                                                        |                                                  | LVDS               | 20              | 420 | 20        | 350     | MHz   |

Figure 39. ESB Synchronous Timing Waveforms



#### ESB Synchronous Write (ESB Output Registers Used)



Figure 40 shows the timing model for bidirectional I/O pin timing.

| Table 43. EP20K100 External Timing Parameters |        |          |        |          |         |                |    |  |  |
|-----------------------------------------------|--------|----------|--------|----------|---------|----------------|----|--|--|
| Symbol                                        | -1 Spe | ed Grade | -2 Spe | ed Grade | -3 Spee | -3 Speed Grade |    |  |  |
|                                               | Min    | Мах      | Min    | Max      | Min     | Max            |    |  |  |
| t <sub>INSU</sub> (1)                         | 2.3    |          | 2.8    |          | 3.2     |                | ns |  |  |
| t <sub>INH</sub> (1)                          | 0.0    |          | 0.0    |          | 0.0     |                | ns |  |  |
| t <sub>OUTCO</sub> (1)                        | 2.0    | 4.5      | 2.0    | 4.9      | 2.0     | 6.6            | ns |  |  |
| t <sub>INSU</sub> (2)                         | 1.1    |          | 1.2    |          | -       |                | ns |  |  |
| t <sub>INH</sub> (2)                          | 0.0    |          | 0.0    |          | -       |                | ns |  |  |
| t <sub>OUTCO</sub> (2)                        | 0.5    | 2.7      | 0.5    | 3.1      | _       | 4.8            | ns |  |  |

| Table 44. EP20k            | Table 44. EP20K100 External Bidirectional Timing Parameters |          |        |          |        |                |    |  |  |
|----------------------------|-------------------------------------------------------------|----------|--------|----------|--------|----------------|----|--|--|
| Symbol                     | -1 Spe                                                      | ed Grade | -2 Spe | ed Grade | -3 Spe | -3 Speed Grade |    |  |  |
|                            | Min                                                         | Мах      | Min    | Max      | Min    | Max            |    |  |  |
| t <sub>INSUBIDIR</sub> (1) | 2.3                                                         |          | 2.8    |          | 3.2    |                | ns |  |  |
| t <sub>INHBIDIR</sub> (1)  | 0.0                                                         |          | 0.0    |          | 0.0    |                | ns |  |  |
| t <sub>OUTCOBIDIR</sub>    | 2.0                                                         | 4.5      | 2.0    | 4.9      | 2.0    | 6.6            | ns |  |  |
| t <sub>XZBIDIR</sub> (1)   |                                                             | 5.0      |        | 5.9      |        | 6.9            | ns |  |  |
| t <sub>ZXBIDIR</sub> (1)   |                                                             | 5.0      |        | 5.9      |        | 6.9            | ns |  |  |
| t <sub>INSUBIDIR</sub> (2) | 1.0                                                         |          | 1.2    |          | -      |                | ns |  |  |
| t <sub>inhbidir</sub> (2)  | 0.0                                                         |          | 0.0    |          | -      |                | ns |  |  |
| toutcobidir<br><i>(2)</i>  | 0.5                                                         | 2.7      | 0.5    | 3.1      | -      | -              | ns |  |  |
| t <sub>XZBIDIR</sub> (2)   |                                                             | 4.3      |        | 5.0      |        | -              | ns |  |  |
| t <sub>ZXBIDIR</sub> (2)   |                                                             | 4.3      |        | 5.0      |        | -              | ns |  |  |

| Table 45. EP20K200 External Timing Parameters |         |          |        |          |         |         |      |  |
|-----------------------------------------------|---------|----------|--------|----------|---------|---------|------|--|
| Symbol                                        | -1 Spec | ed Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit |  |
|                                               | Min     | Max      | Min    | Мах      | Min     | Мах     |      |  |
| t <sub>INSU</sub> (1)                         | 1.9     |          | 2.3    |          | 2.6     |         | ns   |  |
| t <sub>INH</sub> (1)                          | 0.0     |          | 0.0    |          | 0.0     |         | ns   |  |
| t <sub>OUTCO</sub> (1)                        | 2.0     | 4.6      | 2.0    | 5.6      | 2.0     | 6.8     | ns   |  |
| t <sub>INSU</sub> (2)                         | 1.1     |          | 1.2    |          | -       |         | ns   |  |
| t <sub>INH</sub> (2)                          | 0.0     |          | 0.0    |          | -       |         | ns   |  |
| t <sub>оитсо</sub> <i>(2)</i>                 | 0.5     | 2.7      | 0.5    | 3.1      | -       | -       | ns   |  |

| Table 57. EP20K60E f <sub>MAX</sub> Routing Delays |           |      |     |       |     |      |      |  |  |  |
|----------------------------------------------------|-----------|------|-----|-------|-----|------|------|--|--|--|
| Symbol                                             | Symbol -1 |      |     | -2 -3 |     | 3    | Unit |  |  |  |
|                                                    | Min       | Max  | Min | Max   | Min | Max  |      |  |  |  |
| t <sub>F1-4</sub>                                  |           | 0.24 |     | 0.26  |     | 0.30 | ns   |  |  |  |
| t <sub>F5-20</sub>                                 |           | 1.45 |     | 1.58  |     | 1.79 | ns   |  |  |  |
| t <sub>F20+</sub>                                  |           | 1.96 |     | 2.14  |     | 2.45 | ns   |  |  |  |

| Table 58. EP20K60E Minimum Pulse Width Timing Parameters |      |     |      |     |      |     |      |  |  |
|----------------------------------------------------------|------|-----|------|-----|------|-----|------|--|--|
| Symbol                                                   | -    | 1   | -    | 2   | -3   | }   | Unit |  |  |
|                                                          | Min  | Max | Min  | Max | Min  | Max |      |  |  |
| t <sub>CH</sub>                                          | 2.00 |     | 2.50 |     | 2.75 |     | ns   |  |  |
| t <sub>CL</sub>                                          | 2.00 |     | 2.50 |     | 2.75 |     | ns   |  |  |
| t <sub>CLRP</sub>                                        | 0.20 |     | 0.28 |     | 0.41 |     | ns   |  |  |
| t <sub>PREP</sub>                                        | 0.20 |     | 0.28 |     | 0.41 |     | ns   |  |  |
| t <sub>ESBCH</sub>                                       | 2.00 |     | 2.50 |     | 2.75 |     | ns   |  |  |
| t <sub>ESBCL</sub>                                       | 2.00 |     | 2.50 |     | 2.75 |     | ns   |  |  |
| t <sub>ESBWP</sub>                                       | 1.29 |     | 1.80 |     | 2.66 |     | ns   |  |  |
| t <sub>ESBRP</sub>                                       | 1.04 |     | 1.45 |     | 2.14 |     | ns   |  |  |

| Table 59. EP20K60E External Timing Parameters |           |      |      |      |      |      |      |  |  |
|-----------------------------------------------|-----------|------|------|------|------|------|------|--|--|
| Symbol                                        | Symbol -1 |      |      | -2   | -3   | }    | Unit |  |  |
|                                               | Min       | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>INSU</sub>                             | 2.03      |      | 2.12 |      | 2.23 |      | ns   |  |  |
| t <sub>INH</sub>                              | 0.00      |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>outco</sub>                            | 2.00      | 4.84 | 2.00 | 5.31 | 2.00 | 5.81 | ns   |  |  |
| tinsupll                                      | 1.12      |      | 1.15 |      | -    |      | ns   |  |  |
| t <sub>INHPLL</sub>                           | 0.00      |      | 0.00 |      | -    |      | ns   |  |  |
| t <sub>outcopll</sub>                         | 0.50      | 3.37 | 0.50 | 3.69 | -    | -    | ns   |  |  |

| Table 64. EP2      | Table 64. EP20K100E Minimum Pulse Width Timing Parameters |     |      |     |      |     |      |  |  |  |
|--------------------|-----------------------------------------------------------|-----|------|-----|------|-----|------|--|--|--|
| Symbol             | -                                                         | 1   | -    | -2  | -:   | 3   | Unit |  |  |  |
|                    | Min                                                       | Max | Min  | Max | Min  | Max |      |  |  |  |
| t <sub>CH</sub>    | 2.00                                                      |     | 2.00 |     | 2.00 |     | ns   |  |  |  |
| t <sub>CL</sub>    | 2.00                                                      |     | 2.00 |     | 2.00 |     | ns   |  |  |  |
| t <sub>CLRP</sub>  | 0.20                                                      |     | 0.20 |     | 0.20 |     | ns   |  |  |  |
| t <sub>PREP</sub>  | 0.20                                                      |     | 0.20 |     | 0.20 |     | ns   |  |  |  |
| t <sub>ESBCH</sub> | 2.00                                                      |     | 2.00 |     | 2.00 |     | ns   |  |  |  |
| t <sub>ESBCL</sub> | 2.00                                                      |     | 2.00 |     | 2.00 |     | ns   |  |  |  |
| t <sub>ESBWP</sub> | 1.29                                                      |     | 1.53 |     | 1.66 |     | ns   |  |  |  |
| t <sub>ESBRP</sub> | 1.11                                                      |     | 1.29 |     | 1.41 |     | ns   |  |  |  |

| Table 65. EP20K100E External Timing Parameters |      |      |      |      |      |      |      |  |  |
|------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                         | -1   |      | -2   |      | -3   |      | Unit |  |  |
|                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>INSU</sub>                              | 2.23 |      | 2.32 |      | 2.43 |      | ns   |  |  |
| t <sub>INH</sub>                               | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>outco</sub>                             | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns   |  |  |
| t <sub>INSUPLL</sub>                           | 1.58 |      | 1.66 |      | -    |      | ns   |  |  |
| t <sub>INHPLL</sub>                            | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |
| t <sub>outcopll</sub>                          | 0.50 | 2.96 | 0.50 | 3.29 | -    | -    | ns   |  |  |

| Table 66. EP20K100E External Bidirectional Timing Parameters |      |      |      |      |      |      |      |  |  |
|--------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                                       | -1   |      | -2   |      | -3   |      | Unit |  |  |
|                                                              | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>insubidir</sub>                                       | 2.74 |      | 2.96 |      | 3.19 |      | ns   |  |  |
| t <sub>inhbidir</sub>                                        | 0.00 |      | 0.00 |      | 0.00 |      | ns   |  |  |
| t <sub>outcobidir</sub>                                      | 2.00 | 4.86 | 2.00 | 5.35 | 2.00 | 5.84 | ns   |  |  |
| t <sub>XZBIDIR</sub>                                         |      | 5.00 |      | 5.48 |      | 5.89 | ns   |  |  |
| t <sub>ZXBIDIR</sub>                                         |      | 5.00 |      | 5.48 |      | 5.89 | ns   |  |  |
| t <sub>insubidirpll</sub>                                    | 4.64 |      | 5.03 |      | -    |      | ns   |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00 |      | 0.00 |      | -    |      | ns   |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50 | 2.96 | 0.50 | 3.29 | -    | -    | ns   |  |  |
| t <sub>xzbidirpll</sub>                                      |      | 3.10 |      | 3.42 |      | -    | ns   |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |      | 3.10 |      | 3.42 |      | -    | ns   |  |  |

| Table 74. EP20K200E f <sub>MAX</sub> ESB Timing Microparameters |       |      |       |      |      |      |      |  |  |
|-----------------------------------------------------------------|-------|------|-------|------|------|------|------|--|--|
| Symbol                                                          | -1    |      | -2    |      | -3   |      | Unit |  |  |
|                                                                 | Min   | Мах  | Min   | Мах  | Min  | Max  |      |  |  |
| t <sub>ESBARC</sub>                                             |       | 1.68 |       | 2.06 |      | 2.24 | ns   |  |  |
| t <sub>ESBSRC</sub>                                             |       | 2.27 |       | 2.77 |      | 3.18 | ns   |  |  |
| t <sub>ESBAWC</sub>                                             |       | 3.10 |       | 3.86 |      | 4.50 | ns   |  |  |
| t <sub>ESBSWC</sub>                                             |       | 2.90 |       | 3.67 |      | 4.21 | ns   |  |  |
| t <sub>ESBWASU</sub>                                            | 0.55  |      | 0.67  |      | 0.74 |      | ns   |  |  |
| t <sub>ESBWAH</sub>                                             | 0.36  |      | 0.46  |      | 0.48 |      | ns   |  |  |
| t <sub>ESBWDSU</sub>                                            | 0.69  |      | 0.83  |      | 0.95 |      | ns   |  |  |
| t <sub>ESBWDH</sub>                                             | 0.36  |      | 0.46  |      | 0.48 |      | ns   |  |  |
| t <sub>ESBRASU</sub>                                            | 1.61  |      | 1.90  |      | 2.09 |      | ns   |  |  |
| t <sub>ESBRAH</sub>                                             | 0.00  |      | 0.00  |      | 0.01 |      | ns   |  |  |
| t <sub>ESBWESU</sub>                                            | 1.42  |      | 1.71  |      | 2.01 |      | ns   |  |  |
| t <sub>ESBWEH</sub>                                             | 0.00  |      | 0.00  |      | 0.00 |      | ns   |  |  |
| t <sub>ESBDATASU</sub>                                          | -0.06 |      | -0.07 |      | 0.05 |      | ns   |  |  |
| t <sub>ESBDATAH</sub>                                           | 0.13  |      | 0.13  |      | 0.13 |      | ns   |  |  |
| t <sub>ESBWADDRSU</sub>                                         | 0.11  |      | 0.13  |      | 0.31 |      | ns   |  |  |
| t <sub>ESBRADDRSU</sub>                                         | 0.18  |      | 0.23  |      | 0.39 |      | ns   |  |  |
| t <sub>ESBDATACO1</sub>                                         |       | 1.09 |       | 1.35 |      | 1.51 | ns   |  |  |
| t <sub>ESBDATACO2</sub>                                         |       | 2.19 |       | 2.75 |      | 3.22 | ns   |  |  |
| t <sub>ESBDD</sub>                                              |       | 2.75 |       | 3.41 |      | 4.03 | ns   |  |  |
| t <sub>PD</sub>                                                 |       | 1.58 |       | 1.97 |      | 2.33 | ns   |  |  |
| t <sub>PTERMSU</sub>                                            | 1.00  |      | 1.22  |      | 1.51 |      | ns   |  |  |
| t <sub>PTERMCO</sub>                                            |       | 1.10 |       | 1.37 |      | 1.09 | ns   |  |  |

| Table 75. EP20K200E f <sub>MAX</sub> Routing Delays |     |      |     |      |     |      |      |  |  |  |
|-----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--|
| Symbol                                              | -   | ·1   | -2  |      | -3  |      | Unit |  |  |  |
|                                                     | Min | Max  | Min | Max  | Min | Max  |      |  |  |  |
| t <sub>F1-4</sub>                                   |     | 0.25 |     | 0.27 |     | 0.29 | ns   |  |  |  |
| t <sub>F5-20</sub>                                  |     | 1.02 |     | 1.20 |     | 1.41 | ns   |  |  |  |
| t <sub>F20+</sub>                                   |     | 1.99 |     | 2.23 |     | 2.53 | ns   |  |  |  |

| Table 90. EP20K400E External Bidirectional Timing Parameters |                |      |         |         |                |      |      |  |  |  |
|--------------------------------------------------------------|----------------|------|---------|---------|----------------|------|------|--|--|--|
| Symbol                                                       | -1 Speed Grade |      | -2 Spee | d Grade | -3 Speed Grade |      | Unit |  |  |  |
|                                                              | Min            | Max  | Min     | Max     | Min            | Max  |      |  |  |  |
| t <sub>insubidir</sub>                                       | 2.93           |      | 3.23    |         | 3.44           |      | ns   |  |  |  |
| t <sub>inhbidir</sub>                                        | 0.00           |      | 0.00    |         | 0.00           |      | ns   |  |  |  |
| t <sub>outcobidir</sub>                                      | 2.00           | 5.25 | 2.00    | 5.79    | 2.00           | 6.32 | ns   |  |  |  |
| t <sub>XZBIDIR</sub>                                         |                | 5.95 |         | 6.77    |                | 7.12 | ns   |  |  |  |
| t <sub>zxbidir</sub>                                         |                | 5.95 |         | 6.77    |                | 7.12 | ns   |  |  |  |
| t <sub>insubidirpll</sub>                                    | 4.31           |      | 4.76    |         | -              |      | ns   |  |  |  |
| t <sub>inhbidirpll</sub>                                     | 0.00           |      | 0.00    |         | -              |      | ns   |  |  |  |
| t <sub>outcobidirpll</sub>                                   | 0.50           | 2.25 | 0.50    | 2.45    | -              | -    | ns   |  |  |  |
| t <sub>xzbidirpll</sub>                                      |                | 2.94 |         | 3.43    |                | -    | ns   |  |  |  |
| t <sub>ZXBIDIRPLL</sub>                                      |                | 2.94 |         | 3.43    |                | -    | ns   |  |  |  |

Tables 91 through 96 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K600E APEX 20KE devices.

| Table 91. EP20K600E f <sub>MAX</sub> LE Timing Microparameters |         |          |         |          |                |      |      |  |  |
|----------------------------------------------------------------|---------|----------|---------|----------|----------------|------|------|--|--|
| Symbol                                                         | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Speed Grade |      | Unit |  |  |
|                                                                | Min     | Max      | Min     | Max      | Min            | Max  |      |  |  |
| t <sub>SU</sub>                                                | 0.16    |          | 0.16    |          | 0.17           |      | ns   |  |  |
| t <sub>H</sub>                                                 | 0.29    |          | 0.33    |          | 0.37           |      | ns   |  |  |
| t <sub>CO</sub>                                                |         | 0.65     |         | 0.38     |                | 0.49 | ns   |  |  |
| t <sub>LUT</sub>                                               |         | 0.70     |         | 1.00     |                | 1.30 | ns   |  |  |

Т

#### Version 4.1

APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes:

- *t*<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104.
- Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.