Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 120 | | Number of Logic Elements/Cells | 1200 | | Total RAM Bits | 24576 | | Number of I/O | - | | Number of Gates | 113000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 240-BFQFP | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k30eqc240-2 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## General Description APEX<sup>TM</sup> 20K devices are the first PLDs designed with the MultiCore architecture, which combines the strengths of LUT-based and product-term-based devices with an enhanced memory structure. LUT-based logic provides optimized performance and efficiency for data-path, register-intensive, mathematical, or digital signal processing (DSP) designs. Product-term-based logic is optimized for complex combinatorial paths, such as complex state machines. LUT- and product-term-based logic combined with memory functions and a wide variety of MegaCore and AMPP functions make the APEX 20K device architecture uniquely suited for system-on-a-programmable-chip designs. Applications historically requiring a combination of LUT-, product-term-, and memory-based devices can now be integrated into one APEX 20K device. APEX 20KE devices are a superset of APEX 20K devices and include additional features such as advanced I/O standard support, CAM, additional global clocks, and enhanced ClockLock clock circuitry. In addition, APEX 20KE devices extend the APEX 20K family to 1.5 million gates. APEX 20KE devices are denoted with an "E" suffix in the device name (e.g., the EP20K1000E device is an APEX 20KE device). Table 8 compares the features included in APEX 20K and APEX 20KE devices. ## **Logic Array Block** Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20K LAB. APEX 20K devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas. This feature minimizes use of the MegaLAB and FastTrack interconnect, providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect. Altera Corporation 11 can drive two local interconnect areas. Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions. Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs. If both the rising and falling edges of a clock are used in a LAB, both LAB-wide clock signals are used. The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack Interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit. Figure 4. LAB Control Signal Generation #### Notes to Figure 4: - (1) APEX 20KE devices have four dedicated clocks. - (2) The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the LAB. - (3) The SYNCCLR signal can be generated by the local interconnect or global signals. Each LE has two outputs that drive the local, MegaLAB, or FastTrack Interconnect routing structure. Each output can be driven independently by the LUT's or register's output. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, improves device utilization because the register and the LUT can be used for unrelated functions. The LE can also drive out registered and unregistered versions of the LUT output. The APEX 20K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. A carry chain supports high-speed arithmetic functions such as counters and adders, while a cascade chain implements wide-input functions such as equality comparators with minimum delay. Carry and cascade chains connect LEs 1 through 10 in an LAB and all LABs in the same MegaLAB structure. ### Carry Chain The carry chain provides a very fast carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the APEX 20K architecture to implement high-speed counters, adders, and comparators of arbitrary width. Carry chain logic can be created automatically by the Quartus II software Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as library of parameterized modules (LPM) and DesignWare functions automatically take advantage of carry chains for the appropriate functions. The Quartus II software Compiler creates carry chains longer than ten LEs by linking LABs together automatically. For enhanced fitting, a long carry chain skips alternate LABs in a MegaLAB<sup>TM</sup> structure. A carry chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 6 shows how an n-bit full adder can be implemented in n+1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for accumulator functions. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carryin signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is driven onto the local, MegaLAB, or FastTrack Interconnect routing structures. The counter mode uses two three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading, and another AND gate provides synchronous clearing. If the cascade function is used by an LE in counter mode, the synchronous clear or load overrides any signal carried on the cascade chain. The synchronous clear overrides the synchronous load. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output. #### Clear & Preset Logic Control Logic for the register's clear and preset signals is controlled by LAB-wide signals. The LE directly supports an asynchronous clear function. The Quartus II software Compiler can use a NoT-gate push-back technique to emulate an asynchronous preset. Moreover, the Quartus II software Compiler can use a programmable NoT-gate push-back technique to emulate simultaneous preset and clear or asynchronous load. However, this technique uses three additional LEs per register. All emulation is performed automatically when the design is compiled. Registers that emulate simultaneous preset and load will enter an unknown state upon power-up or when the chip-wide reset is asserted. In addition to the two clear and preset modes, APEX 20K devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. Use of this pin is controlled through an option in the Quartus II software that is set before compilation. The chip-wide reset overrides all other control signals. Registers using an asynchronous preset are preset when the chip-wide reset is asserted; this effect results from the inversion technique used to implement the asynchronous preset. #### FastTrack Interconnect In the APEX 20K architecture, connections between LEs, ESBs, and I/O pins are provided by the FastTrack Interconnect. The FastTrack Interconnect is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. The row interconnect routes signals throughout a row of MegaLAB structures; the column interconnect routes signals throughout a column of MegaLAB structures. When using the row and column interconnect, an LE, IOE, or ESB can drive any other LE, IOE, or ESB in a device. See Figure 9. Figure 10. FastTrack Connection to Local Interconnect ### Input/Output Clock Mode The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode. Figure 21. ESB in Input/Output Clock Mode Note (1) Notes to Figure 21: - (1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. - (2) APEX 20KE devices have four dedicated clocks. ## Single-Port Mode The APEX 20K ESB also supports a single-port mode, which is used when simultaneous reads and writes are not required. See Figure 22. ### Implementing Logic in ROM In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate. ### **Programmable Speed/Power Control** APEX 20K ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>TM</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current. Designers can program each ESB in the APEX 20K device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power. ## I/O Structure The APEX 20K IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times, or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The Quartus II software Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20K IOE offers one output enable per pin, the Quartus II software Compiler can emulate open-drain operation efficiently. The APEX 20K IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay. Table 10 describes the APEX 20K programmable delays and their logic options in the Quartus II software. | Table 10. APEX 20K Programmable Delay Chains | | | | | | | |----------------------------------------------|-----------------------------------------|--|--|--|--|--| | Programmable Delays | Quartus II Logic Option | | | | | | | Input pin to core delay | Decrease input delay to internal cells | | | | | | | Input pin to input register delay | Decrease input delay to input register | | | | | | | Core to output register delay | Decrease input delay to output register | | | | | | | Output register t <sub>CO</sub> delay | Increase delay to output pin | | | | | | The Quartus II software compiler can program these delays automatically to minimize setup time while providing a zero hold time. Figure 25 shows how fast bidirectional I/Os are implemented in APEX 20K devices. The register in the APEX 20K IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, the register cannot be asynchronously cleared or preset. This feature is useful for cases where the APEX 20K device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up. Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 27 shows how a row IOE connects to the interconnect. Figure 27. Row IOE Connection to the Interconnect For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to CLK2p. Table 14 shows the combinations supported by the ClockLock and ClockBoost circuitry. The CLK2p pin can feed both the ClockLock and ClockBoost circuitry in the APEX 20K device. However, when both circuits are used, the other clock pin (CLK1p) cannot be used. | Table 14. Multiplication Factor Combinations | | | | | |----------------------------------------------|---------|--|--|--| | Clock 1 | Clock 2 | | | | | ×1 | ×1 | | | | | ×1,×2 | ×2 | | | | | ×1, ×2, ×4 | ×4 | | | | #### **APEX 20KE ClockLock Feature** APEX 20KE devices include an enhanced ClockLock feature set. These devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K200E and smaller devices have two PLLs; the EP20K300E and larger devices have four PLLs. The following sections describe some of the features offered by the APEX 20KE PLLs. #### External PLL Feedback The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KE device and another high-speed device, such as SDRAM. #### Clock Multiplication The APEX 20KE ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by $m/(n \times k)$ or $m/(n \times v)$ , where m and k range from 2 to 160, and n and v range from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements. | Device | | IDCODE (32 Bits) (1) | | | | | | | | | |------------|---------------------|-----------------------|------------------------------------|-----------|--|--|--|--|--|--| | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer<br>Identity (11 Bits) | 1 (1 Bit) | | | | | | | | EP20K30E | 0000 | 1000 0000 0011 0000 | 000 0110 1110 | 1 | | | | | | | | EP20K60E | 0000 | 1000 0000 0110 0000 | 000 0110 1110 | 1 | | | | | | | | EP20K100 | 0000 | 0000 0100 0001 0110 | 000 0110 1110 | 1 | | | | | | | | EP20K100E | 0000 | 1000 0001 0000 0000 | 000 0110 1110 | 1 | | | | | | | | EP20K160E | 0000 | 1000 0001 0110 0000 | 000 0110 1110 | 1 | | | | | | | | EP20K200 | 0000 | 0000 1000 0011 0010 | 000 0110 1110 | 1 | | | | | | | | EP20K200E | 0000 | 1000 0010 0000 0000 | 000 0110 1110 | 1 | | | | | | | | EP20K300E | 0000 | 1000 0011 0000 0000 | 000 0110 1110 | 1 | | | | | | | | EP20K400 | 0000 | 0001 0110 0110 0100 | 000 0110 1110 | 1 | | | | | | | | EP20K400E | 0000 | 1000 0100 0000 0000 | 000 0110 1110 | 1 | | | | | | | | EP20K600E | 0000 | 1000 0110 0000 0000 | 000 0110 1110 | 1 | | | | | | | | EP20K1000E | 0000 | 1001 0000 0000 0000 | 000 0110 1110 | 1 | | | | | | | #### Notes to Table 21: - (1) The most significant bit (MSB) is on the left. - (2) The IDCODE's least significant bit (LSB) is always 1. Figure 31 shows the timing requirements for the JTAG signals. Figure 32. APEX 20K AC Test Conditions Note (1) #### Note to Figure 32: (1) Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. ## Operating Conditions Tables 23 through 26 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V APEX 20K devices. | Table 2 | Table 23. APEX 20K 5.0-V Tolerant Device Absolute Maximum Ratings Notes (1), (2) | | | | | | | | | | | |--------------------|----------------------------------------------------------------------------------|------------------------------------------------|------|------|------|--|--|--|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | | | V <sub>CCINT</sub> | Supply voltage | With respect to ground (3) | -0.5 | 3.6 | V | | | | | | | | V <sub>CCIO</sub> | | | -0.5 | 4.6 | V | | | | | | | | V <sub>I</sub> | DC input voltage | | -2.0 | 5.75 | V | | | | | | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | | | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | | | | | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | | | | | | | TJ | Junction temperature | PQFP, RQFP, TQFP, and BGA packages, under bias | | 135 | ° C | | | | | | | | | | Ceramic PGA packages, under bias | | 150 | °C | | | | | | | | | | Pevice Recommended Operating Conditio | 1 | ,<br>B# | | |--------------------|-----------------------------------------------------|---------------------------------------|------------------|-------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (4), (5) | 2.375<br>(2.375) | 2.625<br>(2.625) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (4), (5) | 3.00 (3.00) | 3.60 (3.60) | ٧ | | | Supply voltage for output buffers, 2.5-V operation | (4), (5) | 2.375<br>(2.375) | 2.625<br>(2.625) | V | | V <sub>I</sub> | Input voltage | (3), (6) | -0.5 | 5.75 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>J</sub> | Junction temperature | For commercial use | 0 | 85 | °C | | | | For industrial use | -40 | 100 | °C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|--------------------------------------|----------------------------------------------------------------------------------------|----------------------------------|-----|----------------------------------|------| | V <sub>IH</sub> | High-level input voltage | | 1.7, 0.5 × V <sub>CCIO</sub> (9) | | 5.75 | ٧ | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | | 0.8, 0.3 × V <sub>CCIO</sub> (9) | V | | V <sub>OH</sub> | 3.3-V high-level TTL output voltage | I <sub>OH</sub> = -8 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10) | 2.4 | | | ٧ | | | 3.3-V high-level CMOS output voltage | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10) | V <sub>CCIO</sub> - 0.2 | | | V | | 3.3-V high-level PCI o | 3.3-V high-level PCI output voltage | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(10) | 0.9 × V <sub>CCIO</sub> | | | V | | | 2.5-V high-level output voltage | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10) | 2.1 | | | ٧ | | | | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10) | 2.0 | | | V | | | | I <sub>OH</sub> = -2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10) | 1.7 | | | ٧ | Tables 40 through 42 show the $f_{\mbox{\scriptsize MAX}}$ timing parameters for EP20K100, EP20K200, and EP20K400 APEX 20K devices. | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Units | | |-------------------------|----------------|-----|----------------|-----|----------------|-----|-------|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>SU</sub> | 0.5 | | 0.6 | | 0.8 | | ns | | | t <sub>H</sub> | 0.7 | | 0.8 | | 1.0 | | ns | | | t <sub>CO</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>LUT</sub> | | 0.8 | | 1.0 | | 1.3 | ns | | | t <sub>ESBRC</sub> | | 1.7 | | 2.1 | | 2.4 | ns | | | t <sub>ESBWC</sub> | | 5.7 | | 6.9 | | 8.1 | ns | | | t <sub>ESBWESU</sub> | 3.3 | | 3.9 | | 4.6 | | ns | | | t <sub>ESBDATASU</sub> | 2.2 | | 2.7 | | 3.1 | | ns | | | t <sub>ESBDATAH</sub> | 0.6 | | 0.8 | | 0.9 | | ns | | | t <sub>ESBADDRSU</sub> | 2.4 | | 2.9 | | 3.3 | | ns | | | t <sub>ESBDATACO1</sub> | | 1.3 | | 1.6 | | 1.8 | ns | | | t <sub>ESBDATACO2</sub> | | 2.6 | | 3.1 | | 3.6 | ns | | | t <sub>ESBDD</sub> | | 2.5 | | 3.3 | | 3.6 | ns | | | t <sub>PD</sub> | | 2.5 | | 3.0 | | 3.6 | ns | | | t <sub>PTERMSU</sub> | 2.3 | | 2.6 | | 3.2 | | ns | | | t <sub>PTERMCO</sub> | | 1.5 | | 1.8 | | 2.1 | ns | | | t <sub>F1-4</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | | t <sub>F5-20</sub> | | 1.6 | | 1.7 | | 1.8 | ns | | | t <sub>F20+</sub> | | 2.2 | | 2.2 | | 2.3 | ns | | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>CL</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>CLRP</sub> | 0.3 | | 0.4 | | 0.4 | | ns | | | t <sub>PREP</sub> | 0.5 | | 0.5 | | 0.5 | | ns | | | t <sub>ESBCH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>ESBCL</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | t <sub>ESBWP</sub> | 1.6 | | 1.9 | | 2.2 | | ns | | | t <sub>ESBRP</sub> | 1.0 | | 1.3 | | 1.4 | _ | ns | | | Table 62. EP20K | I GOL IMAX LOL | , iming mid | 1 | | Ī | | 1 | |-------------------------|----------------|-------------|-------|------|-------|------|------| | Symbol | - | 1 | | -2 | | 3 | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.61 | | 1.84 | | 1.97 | ns | | t <sub>ESBSRC</sub> | | 2.57 | | 2.97 | | 3.20 | ns | | t <sub>ESBAWC</sub> | | 0.52 | | 4.09 | | 4.39 | ns | | t <sub>ESBSWC</sub> | | 3.17 | | 3.78 | | 4.09 | ns | | t <sub>ESBWASU</sub> | 0.56 | | 6.41 | | 0.63 | | ns | | t <sub>ESBWAH</sub> | 0.48 | | 0.54 | | 0.55 | | ns | | t <sub>ESBWDSU</sub> | 0.71 | | 0.80 | | 0.81 | | ns | | t <sub>ESBWDH</sub> | .048 | | 0.54 | | 0.55 | | ns | | t <sub>ESBRASU</sub> | 1.57 | | 1.75 | | 1.87 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.20 | | ns | | t <sub>ESBWESU</sub> | 1.54 | | 1.72 | | 1.80 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.16 | | -0.20 | | -0.20 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.12 | | 0.08 | | 0.13 | | ns | | t <sub>ESBRADDRSU</sub> | 0.17 | | 0.15 | | 0.19 | | ns | | t <sub>ESBDATACO1</sub> | | 1.20 | | 1.39 | | 1.52 | ns | | t <sub>ESBDATACO2</sub> | | 2.54 | | 2.99 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 3.06 | | 3.56 | | 3.85 | ns | | t <sub>PD</sub> | | 1.73 | | 2.02 | | 2.20 | ns | | t <sub>PTERMSU</sub> | 1.11 | | 1.26 | | 1.38 | | ns | | t <sub>PTERMCO</sub> | | 1.19 | | 1.40 | | 1.08 | ns | | Table 63. EP20K100E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |-----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--| | Symbol | - | 1 | - | -2 | | 3 | Unit | | | | | | Min | Max | Min | Max | Min | Max | 7 | | | | | t <sub>F1-4</sub> | | 0.24 | | 0.27 | | 0.29 | ns | | | | | t <sub>F5-20</sub> | | 1.04 | | 1.26 | | 1.52 | ns | | | | | t <sub>F20+</sub> | | 1.12 | | 1.36 | | 1.86 | ns | | | | | Symbol | - | 1 | | 2 | -3 | | Unit | |-------------------------|-------|------|-------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.68 | | 2.06 | | 2.24 | ns | | t <sub>ESBSRC</sub> | | 2.27 | | 2.77 | | 3.18 | ns | | t <sub>ESBAWC</sub> | | 3.10 | | 3.86 | | 4.50 | ns | | t <sub>ESBSWC</sub> | | 2.90 | | 3.67 | | 4.21 | ns | | t <sub>ESBWASU</sub> | 0.55 | | 0.67 | | 0.74 | | ns | | t <sub>ESBWAH</sub> | 0.36 | | 0.46 | | 0.48 | | ns | | t <sub>ESBWDSU</sub> | 0.69 | | 0.83 | | 0.95 | | ns | | t <sub>ESBWDH</sub> | 0.36 | | 0.46 | | 0.48 | | ns | | t <sub>ESBRASU</sub> | 1.61 | | 1.90 | | 2.09 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.01 | | ns | | t <sub>ESBWESU</sub> | 1.42 | | 1.71 | | 2.01 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.06 | | -0.07 | | 0.05 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.11 | | 0.13 | | 0.31 | | ns | | t <sub>ESBRADDRSU</sub> | 0.18 | | 0.23 | | 0.39 | | ns | | t <sub>ESBDATACO1</sub> | | 1.09 | | 1.35 | | 1.51 | ns | | t <sub>ESBDATACO2</sub> | | 2.19 | | 2.75 | | 3.22 | ns | | t <sub>ESBDD</sub> | | 2.75 | | 3.41 | | 4.03 | ns | | t <sub>PD</sub> | | 1.58 | | 1.97 | | 2.33 | ns | | t <sub>PTERMSU</sub> | 1.00 | | 1.22 | | 1.51 | | ns | | t <sub>PTERMCO</sub> | | 1.10 | | 1.37 | | 1.09 | ns | | Table 75. EP20K200E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |-----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--| | Symbol | - | 1 | | -2 | -( | 3 | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>F1-4</sub> | | 0.25 | | 0.27 | | 0.29 | ns | | | | | t <sub>F5-20</sub> | | 1.02 | | 1.20 | | 1.41 | ns | | | | | t <sub>F20+</sub> | | 1.99 | | 2.23 | | 2.53 | ns | | | | | Table 76. EP20K200E Minimum Pulse Width Timing Parameters | | | | | | | | | |-----------------------------------------------------------|------|-----|------|-----|------|-----|------|--| | Symbol | -1 | | -2 | | -3 | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>CH</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | t <sub>CL</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | t <sub>CLRP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | | t <sub>PREP</sub> | 0.18 | | 0.19 | | 0.21 | | ns | | | t <sub>ESBCH</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | t <sub>ESBCL</sub> | 1.36 | | 2.44 | | 2.65 | | ns | | | t <sub>ESBWP</sub> | 1.18 | | 1.48 | | 1.76 | | ns | | | t <sub>ESBRP</sub> | 0.95 | | 1.17 | | 1.41 | | ns | | | Symbol | -1 | | -2 | | -3 | | Unit | |-----------------------|------|------|------|------|------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSU</sub> | 2.24 | | 2.35 | | 2.47 | | ns | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>outco</sub> | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns | | t <sub>INSUPLL</sub> | 2.13 | | 2.07 | | - | | ns | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | t <sub>OUTCOPLL</sub> | 0.50 | 3.01 | 0.50 | 3.36 | - | - | ns | | Table 92. EP20K | 600E f <sub>MAX</sub> ESE | 3 Timing Micr | oparameters | | | | | |-------------------------|---------------------------|---------------|----------------|------|----------------|------|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.67 | | 2.39 | | 3.11 | ns | | t <sub>ESBSRC</sub> | | 2.27 | | 3.07 | | 3.86 | ns | | t <sub>ESBAWC</sub> | | 3.19 | | 4.56 | | 5.93 | ns | | t <sub>ESBSWC</sub> | | 3.51 | | 4.62 | | 5.72 | ns | | t <sub>ESBWASU</sub> | 1.46 | | 2.08 | | 2.70 | | ns | | t <sub>ESBWAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWDSU</sub> | 1.60 | | 2.29 | | 2.97 | | ns | | t <sub>ESBWDH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBRASU</sub> | 1.61 | | 2.30 | | 2.99 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBWESU</sub> | 1.49 | | 2.30 | | 3.11 | | ns | | t <sub>ESBWEH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | -0.01 | | 0.35 | | 0.71 | | ns | | t <sub>ESBDATAH</sub> | 0.13 | | 0.13 | | 0.13 | | ns | | t <sub>ESBWADDRSU</sub> | 0.19 | | 0.62 | | 1.06 | | ns | | t <sub>ESBRADDRSU</sub> | 0.25 | | 0.71 | | 1.17 | | ns | | t <sub>ESBDATACO1</sub> | | 1.01 | | 1.19 | | 1.37 | ns | | t <sub>ESBDATACO2</sub> | | 2.18 | | 3.12 | | 4.05 | ns | | t <sub>ESBDD</sub> | | 3.19 | | 4.56 | | 5.93 | ns | | t <sub>PD</sub> | | 1.57 | | 2.25 | | 2.92 | ns | | t <sub>PTERMSU</sub> | 0.85 | | 1.43 | | 2.01 | | ns | | t <sub>PTERMCO</sub> | | 1.03 | | 1.21 | | 1.39 | ns | | Table 93. EP20K600E f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |-----------------------------------------------------|---------|---------|--------|----------|---------|---------|------|--|--|--| | Symbol | -1 Spee | d Grade | -2 Spe | ed Grade | -3 Spee | d Grade | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>F1-4</sub> | | 0.22 | | 0.25 | | 0.26 | ns | | | | | t <sub>F5-20</sub> | | 1.26 | | 1.39 | | 1.52 | ns | | | | | t <sub>F20+</sub> | | 3.51 | | 3.88 | | 4.26 | ns | | | | | Table 110. Selectable I/O Standard Output Delays | | | | | | | | | |--------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | Min | | | LVCMOS | | 0.00 | | 0.00 | | 0.00 | ns | | | LVTTL | | 0.00 | | 0.00 | | 0.00 | ns | | | 2.5 V | | 0.00 | | 0.09 | | 0.10 | ns | | | 1.8 V | | 2.49 | | 2.98 | | 3.03 | ns | | | PCI | | -0.03 | | 0.17 | | 0.16 | ns | | | GTL+ | | 0.75 | | 0.75 | | 0.76 | ns | | | SSTL-3 Class I | | 1.39 | | 1.51 | | 1.50 | ns | | | SSTL-3 Class II | | 1.11 | | 1.23 | | 1.23 | ns | | | SSTL-2 Class I | | 1.35 | | 1.48 | | 1.47 | ns | | | SSTL-2 Class II | | 1.00 | | 1.12 | | 1.12 | ns | | | LVDS | | -0.48 | | -0.48 | | -0.48 | ns | | | CTT | | 0.00 | | 0.00 | | 0.00 | ns | | | AGP | | 0.00 | | 0.00 | | 0.00 | ns | | ## Power Consumption To estimate device power consumption, use the interactive power calculator on the Altera web site at http://www.altera.com. # Configuration & Operation The APEX 20K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes. ## **Operating Modes** The APEX architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*. Before and during device configuration, all I/O pins are pulled to $V_{\mbox{\scriptsize CCIO}}$ by a built-in weak pull-up resistor.