



Welcome to **E-XFL.COM** 

### Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 120                                                         |
| Number of Logic Elements/Cells | 1200                                                        |
| Total RAM Bits                 | 24576                                                       |
| Number of I/O                  | 92                                                          |
| Number of Gates                | 113000                                                      |
| Voltage - Supply               | 1.71V ~ 1.89V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 144-LQFP                                                    |
| Supplier Device Package        | 144-TQFP (20x20)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k30etc144-3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# General Description

APEX<sup>TM</sup> 20K devices are the first PLDs designed with the MultiCore architecture, which combines the strengths of LUT-based and product-term-based devices with an enhanced memory structure. LUT-based logic provides optimized performance and efficiency for data-path, register-intensive, mathematical, or digital signal processing (DSP) designs. Product-term-based logic is optimized for complex combinatorial paths, such as complex state machines. LUT- and product-term-based logic combined with memory functions and a wide variety of MegaCore and AMPP functions make the APEX 20K device architecture uniquely suited for system-on-a-programmable-chip designs. Applications historically requiring a combination of LUT-, product-term-, and memory-based devices can now be integrated into one APEX 20K device.

APEX 20KE devices are a superset of APEX 20K devices and include additional features such as advanced I/O standard support, CAM, additional global clocks, and enhanced ClockLock clock circuitry. In addition, APEX 20KE devices extend the APEX 20K family to 1.5 million gates. APEX 20KE devices are denoted with an "E" suffix in the device name (e.g., the EP20K1000E device is an APEX 20KE device). Table 8 compares the features included in APEX 20K and APEX 20KE devices.

All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required.

APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy.

After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications.

APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations.

The Quartus II software provides NativeLink interfaces to other industry-standard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture.

# Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



Altera Corporation 9



Figure 6. APEX 20K Carry Chain



Figure 9. APEX 20K Interconnect Structure

A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure.

A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows.

Figure 10 shows how the FastTrack Interconnect uses the local interconnect to drive LEs within MegaLAB structures.

ESBs can implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the ESB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. Circuits using the ESB's self-timed RAM must only meet the setup and hold time specifications of the global clock.

ESB inputs are driven by the adjacent local interconnect, which in turn can be driven by the MegaLAB or FastTrack Interconnect. Because the ESB can be driven by the local interconnect, an adjacent LE can drive it directly for fast memory access. ESB outputs drive the MegaLAB and FastTrack Interconnect. In addition, ten ESB outputs, nine of which are unique output lines, drive the local interconnect for fast connection to adjacent LEs or for fast feedback product-term logic.

When implementing memory, each ESB can be configured in any of the following sizes:  $128 \times 16$ ,  $256 \times 8$ ,  $512 \times 4$ ,  $1,024 \times 2$ , or  $2,048 \times 1$ . By combining multiple ESBs, the Quartus II software implements larger memory blocks automatically. For example, two  $128 \times 16$  RAM blocks can be combined to form a  $128 \times 32$  RAM block, and two  $512 \times 4$  RAM blocks can be combined to form a  $512 \times 8$  RAM block. Memory performance does not degrade for memory blocks up to 2,048 words deep. Each ESB can implement a 2,048-word-deep memory; the ESBs are used in parallel, eliminating the need for any external control logic and its associated delays.

To create a high-speed memory block that is more than 2,048 words deep, ESBs drive tri-state lines. Each tri-state line connects all ESBs in a column of MegaLAB structures, and drives the MegaLAB interconnect and row and column FastTrack Interconnect throughout the column. Each ESB incorporates a programmable decoder to activate the tri-state driver appropriately. For instance, to implement 8,192-word-deep memory, four ESBs are used. Eleven address lines drive the ESB memory, and two more drive the tri-state decoder. Depending on which 2,048-word memory page is selected, the appropriate ESB driver is turned on, driving the output to the tri-state line. The Quartus II software automatically combines ESBs with tri-state lines to form deeper memory blocks. The internal tri-state control logic is designed to avoid internal contention and floating lines. See Figure 18.

### Input/Output Clock Mode

The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode.



Figure 21. ESB in Input/Output Clock Mode Note (1)

Notes to Figure 21:

- (1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset.
- (2) APEX 20KE devices have four dedicated clocks.

### Single-Port Mode

The APEX 20K ESB also supports a single-port mode, which is used when simultaneous reads and writes are not required. See Figure 22.



For more information on APEX 20KE devices and CAM, see *Application Note 119 (Implementing High-Speed Search Applications with APEX CAM).* 

### **Driving Signals to the ESB**

ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic.



Figure 24. ESB Control Signal Generation

Note to Figure 24:

(1) APEX 20KE devices have four dedicated clocks.

An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack Interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device.

### Advanced I/O Standard Support

APEX 20KE IOEs support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, 3.3-V PCI, PCI-X, 3.3-V AGP, LVDS, LVPECL, GTL+, CTT, HSTL Class I, SSTL-3 Class I and II, and SSTL-2 Class I and II.



For more information on I/O standards supported by APEX 20KE devices, see *Application Note 117 (Using Selectable I/O Standards in Altera Devices)*.

The APEX 20KE device contains eight I/O banks. In QFP packages, the banks are linked to form four I/O banks. The I/O banks directly support all standards except LVDS and LVPECL. All I/O banks can support LVDS and LVPECL with the addition of external resistors. In addition, one block within a bank contains circuitry to support high-speed True-LVDS and LVPECL inputs, and another block within a particular bank supports high-speed True-LVDS and LVPECL outputs. The LVDS blocks support all of the I/O standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Each bank can also use a separate V<sub>REF</sub> level so that each bank can support any of the terminated standards (such as SSTL-3) independently. Within a bank, any one of the terminated standards can be supported. EP20K300E and larger APEX 20KE devices support the LVDS interface for data pins (smaller devices support LVDS clock pins, but not data pins). All EP20K300E and larger devices support the LVDS interface for data pins up to 155 Mbit per channel; EP20K400E devices and larger with an X-suffix on the ordering code add a serializer/deserializer circuit and PLL for higher-speed support.

Each bank can support multiple standards with the same VCCIO for output pins. Each bank can support one voltage-referenced I/O standard, but it can support multiple I/O standards with the same VCCIO voltage level. For example, when VCCIO is 3.3 V, a bank can support LVTTL, LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs.

When the LVDS banks are not used as LVDS I/O banks, they support all of the other I/O standards. Figure 29 shows the arrangement of the APEX 20KE I/O banks.

Under hot socketing conditions, APEX 20KE devices will not sustain any damage, but the I/O pins will drive out.

## MultiVolt I/O Interface

The APEX device architecture supports the MultiVolt I/O interface feature, which allows APEX devices in all packages to interface with systems of different supply voltages. The devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The APEX 20K VCCINT pins must always be connected to a 2.5 V power supply. With a 2.5-V  $V_{CCINT}$  level, input pins are 2.5-V, 3.3-V, and 5.0-V tolerant. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems.

| Table 12. 5.0-V Tolerant APEX 20K MultiVolt I/O Support    |          |                   |              |     |     |     |  |  |  |  |  |
|------------------------------------------------------------|----------|-------------------|--------------|-----|-----|-----|--|--|--|--|--|
| V <sub>CCIO</sub> (V) Input Signals (V) Output Signals (V) |          |                   |              |     |     |     |  |  |  |  |  |
|                                                            | 2.5      | 3.3               | 5.0          | 2.5 | 3.3 | 5.0 |  |  |  |  |  |
| 2.5                                                        | ✓        | <b>√</b> (1)      | <b>√</b> (1) | ✓   |     |     |  |  |  |  |  |
| 3.3                                                        | <b>✓</b> | ✓ ✓ ✓(1) ✓(2) ✓ ✓ |              |     |     |     |  |  |  |  |  |

#### Notes to Table 12:

- (1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\text{CCIO}}$ .
- (2) When  $V_{\rm CCIO}$  = 3.3 V, an APEX 20K device can drive a 2.5-V device with 3.3-V tolerant inputs.

Open-drain output pins on 5.0-V tolerant APEX 20K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{\rm OL}$  current specification should be considered when selecting a pull-up resistor.

### Clock Phase & Delay Adjustment

The APEX 20KE ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

### LVDS Support

Two PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 megabits per second (Mbps) LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400E and larger devices for high-speed LVDS interfacing.

### Lock Signals

The APEX 20KE ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20K ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KE devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 30 shows the incoming and generated clock specifications.



For more information on ClockLock and ClockBoost circuitry, see *Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices*.

Table 22 shows the JTAG timing parameters and values for APEX 20K devices

| Table 2           | Table 22. APEX 20K JTAG Timing Parameters & Values |     |     |      |  |  |  |  |
|-------------------|----------------------------------------------------|-----|-----|------|--|--|--|--|
| Symbol            | Parameter                                          | Min | Max | Unit |  |  |  |  |
| t <sub>JCP</sub>  | TCK clock period                                   | 100 |     | ns   |  |  |  |  |
| t <sub>JCH</sub>  | TCK clock high time                                | 50  |     | ns   |  |  |  |  |
| $t_{JCL}$         | TCK clock low time                                 | 50  |     | ns   |  |  |  |  |
| t <sub>JPSU</sub> | JTAG port setup time                               | 20  |     | ns   |  |  |  |  |
| t <sub>JPH</sub>  | JTAG port hold time                                | 45  |     | ns   |  |  |  |  |
| t <sub>JPCO</sub> | JTAG port clock to output                          |     | 25  | ns   |  |  |  |  |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output           |     | 25  | ns   |  |  |  |  |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance           |     | 25  | ns   |  |  |  |  |
| t <sub>JSSU</sub> | Capture register setup time                        | 20  |     | ns   |  |  |  |  |
| t <sub>JSH</sub>  | Capture register hold time                         | 45  |     | ns   |  |  |  |  |
| t <sub>JSCO</sub> | Update register clock to output                    |     | 35  | ns   |  |  |  |  |
| t <sub>JSZX</sub> | Update register high impedance to valid output     |     | 35  | ns   |  |  |  |  |
| t <sub>JSXZ</sub> | Update register valid output to high impedance     |     | 35  | ns   |  |  |  |  |



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- Jam Programming & Test Language Specification

### **Generic Testing**

Each APEX 20K device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for APEX 20K devices are made under conditions equivalent to those shown in Figure 32. Multiple test patterns can be used to configure devices during all stages of the production flow.



Figure 33. Relationship between  $V_{CCIO}$  &  $V_{CCINT}$  for 3.3-V PCI Compliance

Figure 34 shows the typical output drive characteristics of APEX 20K devices with 3.3-V and 2.5-V  $V_{\rm CCIO}$ . The output driver is compatible with the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). 5-V tolerant APEX 20K devices in the -1 speed grade are 5-V PCI compliant over all operating conditions.



Figure 34. Output Drive Characteristics of APEX 20K Device Note (1)

Note to Figure 34:

(1) These are transient (AC) currents.

Figures 38 and 39 show the asynchronous and synchronous timing waveforms, respectively, for the ESB macroparameters in Table 31.

Figure 38. ESB Asynchronous Timing Waveforms





#### **ESB Asynchronous Write**



| Table 69. EP20K160E f <sub>MAX</sub> Routing Delays |     |      |     |      |     |      |      |  |  |  |
|-----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--|
| Symbol                                              | -   | 1    |     | -2   | -1  | 3    | Unit |  |  |  |
|                                                     | Min | Max  | Min | Max  | Min | Max  |      |  |  |  |
| t <sub>F1-4</sub>                                   |     | 0.25 |     | 0.26 |     | 0.28 | ns   |  |  |  |
| t <sub>F5-20</sub>                                  |     | 1.00 |     | 1.18 |     | 1.35 | ns   |  |  |  |
| t <sub>F20+</sub>                                   |     | 1.95 |     | 2.19 |     | 2.30 | ns   |  |  |  |

| Symbol             | -    | 1   | -2   |     | -3   |     | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max |      |
| t <sub>CH</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CL</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>ESBCH</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBCL</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBWP</sub> | 1.15 |     | 1.45 |     | 1.73 |     | ns   |
| t <sub>ESBRP</sub> | 0.93 |     | 1.15 |     | 1.38 |     | ns   |

| Symbol               | -    | 1    | -    | 2    | -3   | 3    | Unit |
|----------------------|------|------|------|------|------|------|------|
|                      | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>INSU</sub>    | 2.23 |      | 2.34 |      | 2.47 |      | ns   |
| t <sub>INH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| toutco               | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns   |
| t <sub>INSUPLL</sub> | 2.12 |      | 2.07 |      | =    |      | ns   |
| t <sub>INHPLL</sub>  | 0.00 |      | 0.00 |      | =    |      | ns   |
| toutcople            | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns   |

| Symbol                  | -1    |      |       | 2    | -;   | Unit |    |
|-------------------------|-------|------|-------|------|------|------|----|
|                         | Min   | Max  | Min   | Max  | Min  | Max  |    |
| t <sub>ESBARC</sub>     |       | 1.68 |       | 2.06 |      | 2.24 | ns |
| t <sub>ESBSRC</sub>     |       | 2.27 |       | 2.77 |      | 3.18 | ns |
| t <sub>ESBAWC</sub>     |       | 3.10 |       | 3.86 |      | 4.50 | ns |
| t <sub>ESBSWC</sub>     |       | 2.90 |       | 3.67 |      | 4.21 | ns |
| t <sub>ESBWASU</sub>    | 0.55  |      | 0.67  |      | 0.74 |      | ns |
| t <sub>ESBWAH</sub>     | 0.36  |      | 0.46  |      | 0.48 |      | ns |
| t <sub>ESBWDSU</sub>    | 0.69  |      | 0.83  |      | 0.95 |      | ns |
| t <sub>ESBWDH</sub>     | 0.36  |      | 0.46  |      | 0.48 |      | ns |
| t <sub>ESBRASU</sub>    | 1.61  |      | 1.90  |      | 2.09 |      | ns |
| t <sub>ESBRAH</sub>     | 0.00  |      | 0.00  |      | 0.01 |      | ns |
| t <sub>ESBWESU</sub>    | 1.42  |      | 1.71  |      | 2.01 |      | ns |
| t <sub>ESBWEH</sub>     | 0.00  |      | 0.00  |      | 0.00 |      | ns |
| t <sub>ESBDATASU</sub>  | -0.06 |      | -0.07 |      | 0.05 |      | ns |
| t <sub>ESBDATAH</sub>   | 0.13  |      | 0.13  |      | 0.13 |      | ns |
| t <sub>ESBWADDRSU</sub> | 0.11  |      | 0.13  |      | 0.31 |      | ns |
| t <sub>ESBRADDRSU</sub> | 0.18  |      | 0.23  |      | 0.39 |      | ns |
| t <sub>ESBDATACO1</sub> |       | 1.09 |       | 1.35 |      | 1.51 | ns |
| t <sub>ESBDATACO2</sub> |       | 2.19 |       | 2.75 |      | 3.22 | ns |
| t <sub>ESBDD</sub>      |       | 2.75 |       | 3.41 |      | 4.03 | ns |
| t <sub>PD</sub>         |       | 1.58 |       | 1.97 |      | 2.33 | ns |
| t <sub>PTERMSU</sub>    | 1.00  |      | 1.22  |      | 1.51 |      | ns |
| t <sub>PTERMCO</sub>    |       | 1.10 |       | 1.37 |      | 1.09 | ns |

| Table 75. EP2      | Table 75. EP20K200E f <sub>MAX</sub> Routing Delays |      |     |      |     |      |      |  |  |  |  |
|--------------------|-----------------------------------------------------|------|-----|------|-----|------|------|--|--|--|--|
| Symbol             | -                                                   | 1    |     | -2   | -(  | 3    | Unit |  |  |  |  |
|                    | Min                                                 | Max  | Min | Max  | Min | Max  |      |  |  |  |  |
| t <sub>F1-4</sub>  |                                                     | 0.25 |     | 0.27 |     | 0.29 | ns   |  |  |  |  |
| t <sub>F5-20</sub> |                                                     | 1.02 |     | 1.20 |     | 1.41 | ns   |  |  |  |  |
| t <sub>F20+</sub>  |                                                     | 1.99 |     | 2.23 |     | 2.53 | ns   |  |  |  |  |

| Symbol                    | -1   |      | -    | 2    | -    | Unit |    |
|---------------------------|------|------|------|------|------|------|----|
|                           | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>INSUBIDIR</sub>    | 2.81 |      | 3.19 |      | 3.54 |      | ns |
| t <sub>INHBIDIR</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| toutcobidir               | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns |
| t <sub>XZBIDIR</sub>      |      | 7.51 |      | 8.32 |      | 8.67 | ns |
| tzxbidir                  |      | 7.51 |      | 8.32 |      | 8.67 | ns |
| t <sub>INSUBIDIRPLL</sub> | 3.30 |      | 3.64 |      | -    |      | ns |
| t <sub>INHBIDIRPLL</sub>  | 0.00 |      | 0.00 |      | -    |      | ns |
| toutcobidirpll            | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns |
| txzbidirpll               |      | 5.40 |      | 6.05 |      | -    | ns |
| tzxbidirpll               |      | 5.40 |      | 6.05 |      | -    | ns |

Tables 79 through 84 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K300E APEX 20KE devices.

| Table 79. EP20K300E f <sub>MAX</sub> LE Timing Microparameters |      |      |      |      |      |      |      |  |  |
|----------------------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Symbol                                                         | -    | 1    |      | -2   | -;   | 3    | Unit |  |  |
|                                                                | Min  | Max  | Min  | Max  | Min  | Max  |      |  |  |
| t <sub>SU</sub>                                                | 0.16 |      | 0.17 |      | 0.18 |      | ns   |  |  |
| t <sub>H</sub>                                                 | 0.31 |      | 0.33 |      | 0.38 |      | ns   |  |  |
| t <sub>CO</sub>                                                |      | 0.28 |      | 0.38 |      | 0.51 | ns   |  |  |
| t <sub>LUT</sub>                                               |      | 0.79 |      | 1.07 |      | 1.43 | ns   |  |  |

| Table 87. EP2      | 0K400E f <sub>MAX</sub> 1 | Routing Delay | 'S     |          |         |         |      |
|--------------------|---------------------------|---------------|--------|----------|---------|---------|------|
| Symbol             | -1 Spee                   | d Grade       | -2 Spe | ed Grade | -3 Spee | d Grade | Unit |
|                    | Min                       | Max           | Min    | Max      | Min     | Max     |      |
| t <sub>F1-4</sub>  |                           | 0.25          |        | 0.25     |         | 0.26    | ns   |
| t <sub>F5-20</sub> |                           | 1.01          |        | 1.12     |         | 1.25    | ns   |
| t <sub>F20+</sub>  |                           | 3.71          |        | 3.92     |         | 4.17    | ns   |

| Symbol             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|--------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                    | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>CH</sub>    | 1.36           |     | 2.22           |     | 2.35           |     | ns   |
| t <sub>CL</sub>    | 1.36           |     | 2.26           |     | 2.35           |     | ns   |
| t <sub>CLRP</sub>  | 0.18           |     | 0.18           |     | 0.19           |     | ns   |
| t <sub>PREP</sub>  | 0.18           |     | 0.18           |     | 0.19           |     | ns   |
| t <sub>ESBCH</sub> | 1.36           |     | 2.26           |     | 2.35           |     | ns   |
| t <sub>ESBCL</sub> | 1.36           |     | 2.26           |     | 2.35           |     | ns   |
| t <sub>ESBWP</sub> | 1.17           |     | 1.38           |     | 1.56           |     | ns   |
| t <sub>ESBRP</sub> | 0.94           |     | 1.09           |     | 1.25           |     | ns   |

| Table 89. EP20K400E External Timing Parameters |                |      |                |      |                |      |      |  |  |
|------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|
| Symbol                                         | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                | Min            | Max  | Min            | Max  | Min            | Max  | 1    |  |  |
| t <sub>INSU</sub>                              | 2.51           |      | 2.64           |      | 2.77           |      | ns   |  |  |
| t <sub>INH</sub>                               | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |  |
| t <sub>OUTCO</sub>                             | 2.00           | 5.25 | 2.00           | 5.79 | 2.00           | 6.32 | ns   |  |  |
| t <sub>INSUPLL</sub>                           | 3.221          |      | 3.38           |      | -              |      | ns   |  |  |
| t <sub>INHPLL</sub>                            | 0.00           |      | 0.00           |      | -              |      | ns   |  |  |
| toutcople                                      | 0.50           | 2.25 | 0.50           | 2.45 | -              | -    | ns   |  |  |

| Symbol                     | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|----------------------------|----------------|------|----------------|------|----------------|------|------|
|                            | Min            | Max  | Min            | Max  | Min            | Max  | 1    |
| t <sub>INSUBIDIR</sub>     | 3.22           |      | 3.33           |      | 3.51           |      | ns   |
| t <sub>INHBIDIR</sub>      | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>OUTCOBIDIR</sub>    | 2.00           | 5.75 | 2.00           | 6.33 | 2.00           | 6.90 | ns   |
| t <sub>XZBIDIR</sub>       |                | 6.31 |                | 7.09 |                | 7.76 | ns   |
| tzxbidir                   |                | 6.31 |                | 7.09 |                | 7.76 | ns   |
| t <sub>INSUBIDIRPL</sub> L | 3.25           |      | 3.26           |      |                |      | ns   |
| t <sub>INHBIDIRPLL</sub>   | 0.00           |      | 0.00           |      |                |      | ns   |
| t <sub>OUTCOBIDIRPLL</sub> | 0.50           | 2.25 | 0.50           | 2.99 |                |      | ns   |
| txzbidirpll                |                | 2.81 |                | 3.80 |                |      | ns   |
| tzxbidirpll                |                | 2.81 |                | 3.80 |                |      | ns   |

Tables 103 through 108 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1500E APEX 20KE devices.

| Table 103. EP20K1500E f <sub>MAX</sub> LE Timing Microparameters |         |         |         |         |                |      |      |  |  |
|------------------------------------------------------------------|---------|---------|---------|---------|----------------|------|------|--|--|
| Symbol                                                           | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade |      | Unit |  |  |
|                                                                  | Min     | Max     | Min     | Max     | Min            | Max  |      |  |  |
| t <sub>SU</sub>                                                  | 0.25    |         | 0.25    |         | 0.25           |      | ns   |  |  |
| t <sub>H</sub>                                                   | 0.25    |         | 0.25    |         | 0.25           |      | ns   |  |  |
| t <sub>CO</sub>                                                  |         | 0.28    |         | 0.32    |                | 0.33 | ns   |  |  |
| t <sub>LUT</sub>                                                 |         | 0.80    |         | 0.95    |                | 1.13 | ns   |  |  |

| Symbol                    | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|---------------------------|----------------|------|----------------|------|----------------|------|------|
|                           | Min            | Max  | Min            | Max  | Min            | Max  | 1    |
| t <sub>INSUBIDIR</sub>    | 3.47           |      | 3.68           |      | 3.99           |      | ns   |
| t <sub>INHBIDIR</sub>     | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| toutcobidir               | 2.00           | 6.18 | 2.00           | 6.81 | 2.00           | 7.36 | ns   |
| t <sub>XZBIDIR</sub>      |                | 6.91 |                | 7.62 |                | 8.38 | ns   |
| t <sub>ZXBIDIR</sub>      |                | 6.91 |                | 7.62 |                | 8.38 | ns   |
| t <sub>INSUBIDIRPLL</sub> | 3.05           |      | 3.26           |      |                |      | ns   |
| t <sub>INHBIDIRPLL</sub>  | 0.00           |      | 0.00           |      |                |      | ns   |
| toutcobidirpll            | 0.50           | 2.67 | 0.50           | 2.99 |                |      | ns   |
| t <sub>XZBIDIRPLL</sub>   |                | 3.41 |                | 3.80 |                |      | ns   |
| tzxbidirpll               |                | 3.41 |                | 3.80 |                |      | ns   |

Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value.

| Table 109. Selectable I/O Standard Input Delays |                |       |                |       |                |       |      |  |
|-------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|--|
| Symbol                                          | -1 Speed Grade |       | -2 Speed Grade |       | -3 Speed Grade |       | Unit |  |
|                                                 | Min            | Max   | Min            | Max   | Min            | Max   | Min  |  |
| LVCMOS                                          |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |
| LVTTL                                           |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |
| 2.5 V                                           |                | 0.00  |                | 0.04  |                | 0.05  | ns   |  |
| 1.8 V                                           |                | -0.11 |                | 0.03  |                | 0.04  | ns   |  |
| PCI                                             |                | 0.01  |                | 0.09  |                | 0.10  | ns   |  |
| GTL+                                            |                | -0.24 |                | -0.23 |                | -0.19 | ns   |  |
| SSTL-3 Class I                                  |                | -0.32 |                | -0.21 |                | -0.47 | ns   |  |
| SSTL-3 Class II                                 |                | -0.08 |                | 0.03  |                | -0.23 | ns   |  |
| SSTL-2 Class I                                  |                | -0.17 |                | -0.06 |                | -0.32 | ns   |  |
| SSTL-2 Class II                                 |                | -0.16 |                | -0.05 |                | -0.31 | ns   |  |
| LVDS                                            |                | -0.12 |                | -0.12 |                | -0.12 | ns   |  |
| CTT                                             |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |
| AGP                                             |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |