



Welcome to **E-XFL.COM** 

### Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 1664                                                         |
| Number of Logic Elements/Cells | 16640                                                        |
| Total RAM Bits                 | 212992                                                       |
| Number of I/O                  | 502                                                          |
| Number of Gates                | 1052000                                                      |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 652-BGA                                                      |
| Supplier Device Package        | 652-BGA (45x45)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k400bc652-2aa |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

All APEX 20K devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20K devices can be configured on the board for the specific functionality required.

APEX 20K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and EPC16 configuration devices, which configure APEX 20K devices via a serial data stream. Moreover, APEX 20K devices contain an optimized interface that permits microprocessors to configure APEX 20K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20K devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy.

After an APEX 20K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications.

APEX 20K devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations.

The Quartus II software provides NativeLink interfaces to other industry-standard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20K devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20K architecture.

## Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



Altera Corporation 9



Figure 6. APEX 20K Carry Chain

#### LE Operating Modes

The APEX 20K LE can operate in one of the following three modes:

- Normal mode
- Arithmetic mode
- Counter mode

Each mode uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes.

The Quartus II software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that specify which LE operating mode to use for optimal performance. Figure 8 shows the LE operating modes.

Figure 8. APEX 20K LE Operating Modes







#### Notes to Figure 8:

- (1) LEs in normal mode support register packing.
- (2) There are two LAB-wide clock enables per LAB.
- (3) When using the carry-in in normal mode, the packed register feature is unavailable.
- (4) A register feedback multiplexer is available on LE1 of each LAB.
- (5) The DATA1 and DATA2 input signals can supply counter enable, up or down control, or register feedback signals for LEs other than the second LE in an LAB.
- (6) The LAB-wide synchronous clear and LAB wide synchronous load affect all registers in an LAB.



Figure 9. APEX 20K Interconnect Structure

A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure.

A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows.

Figure 10 shows how the FastTrack Interconnect uses the local interconnect to drive LEs within MegaLAB structures.



For more information on APEX 20KE devices and CAM, see *Application Note 119 (Implementing High-Speed Search Applications with APEX CAM).* 

#### **Driving Signals to the ESB**

ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic.



Figure 24. ESB Control Signal Generation

Note to Figure 24:

(1) APEX 20KE devices have four dedicated clocks.

An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack Interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device.

APEX 20KE devices also support the MultiVolt I/O interface feature. The APEX 20KE VCCINT pins must always be connected to a 1.8-V power supply. With a 1.8-V  $V_{CCINT}$  level, input pins are 1.8-V, 2.5-V, and 3.3-V tolerant. The VCCIO pins can be connected to either a 1.8-V, 2.5-V, or 3.3-V power supply, depending on the I/O standard requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and compatible with 3.3-V or 5.0-V systems. An APEX 20KE device is 5.0-V tolerant with the addition of a resistor.

Table 13 summarizes APEX 20KE MultiVolt I/O support.

| Table 13. A           | Table 13. APEX 20KE MultiVolt I/O Support Note (1) |           |           |     |     |          |              |     |  |  |  |
|-----------------------|----------------------------------------------------|-----------|-----------|-----|-----|----------|--------------|-----|--|--|--|
| V <sub>CCIO</sub> (V) |                                                    | Input Sig | ınals (V) |     |     | Output S | ignals (V)   |     |  |  |  |
|                       | 1.8                                                | 2.5       | 3.3       | 5.0 | 1.8 | 2.5      | 3.3          | 5.0 |  |  |  |
| 1.8                   | ✓                                                  | <b>✓</b>  | ✓         |     | ✓   |          |              |     |  |  |  |
| 2.5                   | ✓                                                  | <b>✓</b>  | <b>✓</b>  |     |     | ✓        |              |     |  |  |  |
| 3.3                   | ✓                                                  | <b>✓</b>  | <b>\</b>  | (2) |     |          | <b>√</b> (3) |     |  |  |  |

#### Notes to Table 13:

- The PCI clamping diode must be disabled to drive an input with voltages higher than V<sub>CCIO</sub>, except for the 5.0-V input case.
- (2) An APEX 20KE device can be made 5.0-V tolerant with the addition of an external resistor. You also need a PCI clamp and series resistor.
- (3) When  $V_{CCIO} = 3.3 \text{ V}$ , an APEX 20KE device can drive a 2.5-V device with 3.3-V tolerant inputs.

# ClockLock & ClockBoost Features

APEX 20K devices support the ClockLock and ClockBoost clock management features, which are implemented with PLLs. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost circuitry allows the designer to distribute a low-speed clock and multiply that clock on-device. APEX 20K devices include a high-speed clock tree; unlike ASICs, the user does not have to design and optimize the clock tree. The ClockLock and ClockBoost features work in conjunction with the APEX 20K device's high-speed clock to provide significant improvements in system performance and band-width. Devices with an X-suffix on the ordering code include the ClockLock circuit.

The ClockLock and ClockBoost features in APEX 20K devices are enabled through the Quartus II software. External devices are not required to use these features.

| Device     |                     | IDCODE (32 Bits) (1)  |                                    |           |  |  |  |  |  |  |  |
|------------|---------------------|-----------------------|------------------------------------|-----------|--|--|--|--|--|--|--|
|            | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer<br>Identity (11 Bits) | 1 (1 Bit) |  |  |  |  |  |  |  |
| EP20K30E   | 0000                | 1000 0000 0011 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K60E   | 0000                | 1000 0000 0110 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K100   | 0000                | 0000 0100 0001 0110   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K100E  | 0000                | 1000 0001 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K160E  | 0000                | 1000 0001 0110 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K200   | 0000                | 0000 1000 0011 0010   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K200E  | 0000                | 1000 0010 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K300E  | 0000                | 1000 0011 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K400   | 0000                | 0001 0110 0110 0100   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K400E  | 0000                | 1000 0100 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K600E  | 0000                | 1000 0110 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |
| EP20K1000E | 0000                | 1001 0000 0000 0000   | 000 0110 1110                      | 1         |  |  |  |  |  |  |  |

#### Notes to Table 21:

- (1) The most significant bit (MSB) is on the left.
- (2) The IDCODE's least significant bit (LSB) is always 1.

Figure 31 shows the timing requirements for the JTAG signals.



|                    |                                                     | Pevice Recommended Operating Conditio | 1                | ,<br>B#           |      |
|--------------------|-----------------------------------------------------|---------------------------------------|------------------|-------------------|------|
| Symbol             | Parameter                                           | Conditions                            | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (4), (5)                              | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (4), (5)                              | 3.00 (3.00)      | 3.60 (3.60)       | ٧    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (4), (5)                              | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>I</sub>     | Input voltage                                       | (3), (6)                              | -0.5             | 5.75              | V    |
| Vo                 | Output voltage                                      |                                       | 0                | V <sub>CCIO</sub> | V    |
| T <sub>J</sub>     | Junction temperature                                | For commercial use                    | 0                | 85                | °C   |
|                    |                                                     | For industrial use                    | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                                       |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                                       |                  | 40                | ns   |

| Symbol          | Parameter                            | Conditions                                                                             | Min                              | Тур | Max                              | Unit |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------|----------------------------------|-----|----------------------------------|------|
| V <sub>IH</sub> | High-level input voltage             |                                                                                        | 1.7, 0.5 × V <sub>CCIO</sub> (9) |     | 5.75                             | ٧    |
| V <sub>IL</sub> | Low-level input voltage              |                                                                                        | -0.5                             |     | 0.8, 0.3 × V <sub>CCIO</sub> (9) | ٧    |
| V <sub>OH</sub> | 3.3-V high-level TTL output voltage  | I <sub>OH</sub> = -8 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)                         | 2.4                              |     |                                  | ٧    |
|                 | 3.3-V high-level CMOS output voltage | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)                       | V <sub>CCIO</sub> - 0.2          |     |                                  | ٧    |
|                 | 3.3-V high-level PCI output voltage  | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(10) | 0.9 × V <sub>CCIO</sub>          |     |                                  | V    |
|                 | 2.5-V high-level output voltage      | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                       | 2.1                              |     |                                  | ٧    |
|                 |                                      | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                         | 2.0                              |     |                                  | ٧    |
|                 |                                      | I <sub>OH</sub> = -2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                         | 1.7                              |     |                                  | ٧    |

| Table 2            | 8. APEX 20KE Device Recommende                      | d Operating Conditions |                  |                   |      |
|--------------------|-----------------------------------------------------|------------------------|------------------|-------------------|------|
| Symbol             | Parameter                                           | Conditions             | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)               | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)               | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)               | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
|                    | Supply voltage for output buffers, 1.8-V operation  | (3), (4)               | 1.71 (1.71)      | 1.89 (1.89)       | V    |
| VI                 | Input voltage                                       | (5), (6)               | -0.5             | 4.0               | ٧    |
| Vo                 | Output voltage                                      |                        | 0                | V <sub>CCIO</sub> | V    |
| T <sub>J</sub>     | Junction temperature                                | For commercial use     | 0                | 85                | °C   |
|                    |                                                     | For industrial use     | -40              | 100               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                        |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                        |                  | 40                | ns   |

Figures 38 and 39 show the asynchronous and synchronous timing waveforms, respectively, for the ESB macroparameters in Table 31.

Figure 38. ESB Asynchronous Timing Waveforms





#### **ESB Asynchronous Write**



| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters (Part 2 of 2) |                                                    |   |  |  |  |  |
|---------------------------------------------------------------------|----------------------------------------------------|---|--|--|--|--|
| Symbol                                                              | Parameter                                          |   |  |  |  |  |
| t <sub>ESBDATACO2</sub>                                             | ESB clock-to-output delay without output registers |   |  |  |  |  |
| t <sub>ESBDD</sub>                                                  | ESB data-in to data-out delay for RAM mode         |   |  |  |  |  |
| t <sub>PD</sub>                                                     | ESB macrocell input to non-registered output       | - |  |  |  |  |
| t <sub>PTERMSU</sub>                                                | ESB macrocell register setup time before clock     |   |  |  |  |  |
| t <sub>PTERMCO</sub>                                                | ESB macrocell register clock-to-output delay       |   |  |  |  |  |
| t <sub>F1-4</sub>                                                   | Fanout delay using local interconnect              |   |  |  |  |  |
| t <sub>F5-20</sub>                                                  | Fanout delay using MegaLab Interconnect            |   |  |  |  |  |
| t <sub>F20+</sub>                                                   | Fanout delay using FastTrack Interconnect          |   |  |  |  |  |
| t <sub>CH</sub>                                                     | Minimum clock high time from clock pin             |   |  |  |  |  |
| t <sub>CL</sub>                                                     | Minimum clock low time from clock pin              |   |  |  |  |  |
| t <sub>CLRP</sub>                                                   | LE clear pulse width                               |   |  |  |  |  |
| t <sub>PREP</sub>                                                   | LE preset pulse width                              |   |  |  |  |  |
| t <sub>ESBCH</sub>                                                  | Clock high time                                    |   |  |  |  |  |
| t <sub>ESBCL</sub>                                                  | Clock low time                                     |   |  |  |  |  |
| t <sub>ESBWP</sub>                                                  | Write pulse width                                  |   |  |  |  |  |
| t <sub>ESBRP</sub>                                                  | Read pulse width                                   |   |  |  |  |  |

Tables 32 and 33 describe APEX 20K external timing parameters.

| Table 32. APEX 20K External Timing Parameters Note (1) |                                                         |  |  |  |  |
|--------------------------------------------------------|---------------------------------------------------------|--|--|--|--|
| Symbol                                                 | Clock Parameter                                         |  |  |  |  |
| t <sub>INSU</sub>                                      | etup time with global clock at IOE register             |  |  |  |  |
| t <sub>INH</sub>                                       | Hold time with global clock at IOE register             |  |  |  |  |
| tоитсо                                                 | Clock-to-output delay with global clock at IOE register |  |  |  |  |

| Table 33. APEX 20K External Bidirectional Timing Parameters Note (1) |                                                                                            |            |  |  |  |  |
|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                                               | Conditions                                                                                 |            |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                               | Setup time for bidirectional pins with global clock at same-row or same-column LE register |            |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                | Hold time for bidirectional pins with global clock at same-row or same-column LE register  |            |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                              | Clock-to-output delay for bidirectional pins with global clock at IOE register             | C1 = 10 pF |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                 | Synchronous IOE output buffer disable delay                                                | C1 = 10 pF |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                 | Synchronous IOE output buffer enable delay, slow slew rate = off                           | C1 = 10 pF |  |  |  |  |

| Symbol                  | -    | 1    |      | -2   |      | -3   |    |
|-------------------------|------|------|------|------|------|------|----|
|                         | Min  | Max  | Min  | Max  | Min  | Max  |    |
| t <sub>ESBARC</sub>     |      | 2.03 |      | 2.86 |      | 4.24 | ns |
| t <sub>ESBSRC</sub>     |      | 2.58 |      | 3.49 |      | 5.02 | ns |
| t <sub>ESBAWC</sub>     |      | 3.88 |      | 5.45 |      | 8.08 | ns |
| t <sub>ESBSWC</sub>     |      | 4.08 |      | 5.35 |      | 7.48 | ns |
| t <sub>ESBWASU</sub>    | 1.77 |      | 2.49 |      | 3.68 |      | ns |
| t <sub>ESBWAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBWDSU</sub>    | 1.95 |      | 2.74 |      | 4.05 |      | ns |
| t <sub>ESBWDH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBRASU</sub>    | 1.96 |      | 2.75 |      | 4.07 |      | ns |
| t <sub>ESBRAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBWESU</sub>    | 1.80 |      | 2.73 |      | 4.28 |      | ns |
| t <sub>ESBWEH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns |
| t <sub>ESBDATASU</sub>  | 0.07 |      | 0.48 |      | 1.17 |      | ns |
| t <sub>ESBDATAH</sub>   | 0.13 |      | 0.13 |      | 0.13 |      | ns |
| t <sub>ESBWADDRSU</sub> | 0.30 |      | 0.80 |      | 1.64 |      | ns |
| t <sub>ESBRADDRSU</sub> | 0.37 |      | 0.90 |      | 1.78 |      | ns |
| t <sub>ESBDATACO1</sub> |      | 1.11 |      | 1.32 |      | 1.67 | ns |
| t <sub>ESBDATACO2</sub> |      | 2.65 |      | 3.73 |      | 5.53 | ns |
| t <sub>ESBDD</sub>      |      | 3.88 |      | 5.45 |      | 8.08 | ns |
| t <sub>PD</sub>         |      | 1.91 | _    | 2.69 |      | 3.98 | ns |
| t <sub>PTERMSU</sub>    | 1.04 |      | 1.71 |      | 2.82 |      | ns |
| t <sub>PTERMCO</sub>    |      | 1.13 |      | 1.34 |      | 1.69 | ns |

| Table 51. EP20K30E f <sub>MAX</sub> Routing Delays |     |      |     |      |     |      |      |  |  |  |
|----------------------------------------------------|-----|------|-----|------|-----|------|------|--|--|--|
| Symbol                                             | -1  |      | -2  |      | -3  |      | Unit |  |  |  |
|                                                    | Min | Max  | Min | Max  | Min | Max  |      |  |  |  |
| t <sub>F1-4</sub>                                  |     | 0.24 |     | 0.27 |     | 0.31 | ns   |  |  |  |
| t <sub>F5-20</sub>                                 |     | 1.03 |     | 1.14 |     | 1.30 | ns   |  |  |  |
| t <sub>F20+</sub>                                  |     | 1.42 |     | 1.54 |     | 1.77 | ns   |  |  |  |

| Symbol                  | -     | 1    | -     | -2   |      | 3    | Unit |
|-------------------------|-------|------|-------|------|------|------|------|
|                         | Min   | Max  | Min   | Max  | Min  | Max  |      |
| t <sub>ESBARC</sub>     |       | 1.65 |       | 2.02 |      | 2.11 | ns   |
| t <sub>ESBSRC</sub>     |       | 2.21 |       | 2.70 |      | 3.11 | ns   |
| t <sub>ESBAWC</sub>     |       | 3.04 |       | 3.79 |      | 4.42 | ns   |
| t <sub>ESBSWC</sub>     |       | 2.81 |       | 3.56 |      | 4.10 | ns   |
| t <sub>ESBWASU</sub>    | 0.54  |      | 0.66  |      | 0.73 |      | ns   |
| t <sub>ESBWAH</sub>     | 0.36  |      | 0.45  |      | 0.47 |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.68  |      | 0.81  |      | 0.94 |      | ns   |
| t <sub>ESBWDH</sub>     | 0.36  |      | 0.45  |      | 0.47 |      | ns   |
| t <sub>ESBRASU</sub>    | 1.58  |      | 1.87  |      | 2.06 |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00  |      | 0.00  |      | 0.01 |      | ns   |
| t <sub>ESBWESU</sub>    | 1.41  |      | 1.71  |      | 2.00 |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00  |      | 0.00  |      | 0.00 |      | ns   |
| t <sub>ESBDATASU</sub>  | -0.02 |      | -0.03 |      | 0.09 |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13  |      | 0.13  |      | 0.13 |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.14  |      | 0.17  |      | 0.35 |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.21  |      | 0.27  |      | 0.43 |      | ns   |
| t <sub>ESBDATACO1</sub> |       | 1.04 |       | 1.30 |      | 1.46 | ns   |
| t <sub>ESBDATACO2</sub> |       | 2.15 |       | 2.70 |      | 3.16 | ns   |
| t <sub>ESBDD</sub>      |       | 2.69 |       | 3.35 |      | 3.97 | ns   |
| t <sub>PD</sub>         |       | 1.55 |       | 1.93 | _    | 2.29 | ns   |
| t <sub>PTERMSU</sub>    | 1.01  |      | 1.23  |      | 1.52 |      | ns   |
| t <sub>PTERMCO</sub>    |       | 1.06 |       | 1.32 |      | 1.04 | ns   |

| Table 69. EP20K160E f <sub>MAX</sub> Routing Delays |     |      |     |       |     |      |      |  |  |  |
|-----------------------------------------------------|-----|------|-----|-------|-----|------|------|--|--|--|
| Symbol                                              | -   | 1    |     | -2 -3 |     | 3    | Unit |  |  |  |
|                                                     | Min | Max  | Min | Max   | Min | Max  |      |  |  |  |
| t <sub>F1-4</sub>                                   |     | 0.25 |     | 0.26  |     | 0.28 | ns   |  |  |  |
| t <sub>F5-20</sub>                                  |     | 1.00 |     | 1.18  |     | 1.35 | ns   |  |  |  |
| t <sub>F20+</sub>                                   |     | 1.95 |     | 2.19  |     | 2.30 | ns   |  |  |  |

| Symbol             | -1   |     | -2   |     | -3   |     | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max |      |
| t <sub>CH</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CL</sub>    | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>CLRP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>PREP</sub>  | 0.18 |     | 0.19 |     | 0.21 |     | ns   |
| t <sub>ESBCH</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBCL</sub> | 1.34 |     | 1.43 |     | 1.55 |     | ns   |
| t <sub>ESBWP</sub> | 1.15 |     | 1.45 |     | 1.73 |     | ns   |
| t <sub>ESBRP</sub> | 0.93 |     | 1.15 |     | 1.38 |     | ns   |

| Symbol               | -1   |      | -2   |      | -3   |      | Unit |
|----------------------|------|------|------|------|------|------|------|
|                      | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>INSU</sub>    | 2.23 |      | 2.34 |      | 2.47 |      | ns   |
| t <sub>INH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>OUTCO</sub>   | 2.00 | 5.07 | 2.00 | 5.59 | 2.00 | 6.13 | ns   |
| t <sub>INSUPLL</sub> | 2.12 |      | 2.07 |      | =    |      | ns   |
| t <sub>INHPLL</sub>  | 0.00 |      | 0.00 |      | =    |      | ns   |
| toutcople            | 0.50 | 3.00 | 0.50 | 3.35 | -    | -    | ns   |

| Table 76. EP20K200E Minimum Pulse Width Timing Parameters |      |     |      |     |      |     |      |  |  |
|-----------------------------------------------------------|------|-----|------|-----|------|-----|------|--|--|
| Symbol                                                    | -1   |     | -2   |     | -3   |     | Unit |  |  |
|                                                           | Min  | Max | Min  | Max | Min  | Max |      |  |  |
| t <sub>CH</sub>                                           | 1.36 |     | 2.44 |     | 2.65 |     | ns   |  |  |
| t <sub>CL</sub>                                           | 1.36 |     | 2.44 |     | 2.65 |     | ns   |  |  |
| t <sub>CLRP</sub>                                         | 0.18 |     | 0.19 |     | 0.21 |     | ns   |  |  |
| t <sub>PREP</sub>                                         | 0.18 |     | 0.19 |     | 0.21 |     | ns   |  |  |
| t <sub>ESBCH</sub>                                        | 1.36 |     | 2.44 |     | 2.65 |     | ns   |  |  |
| t <sub>ESBCL</sub>                                        | 1.36 |     | 2.44 |     | 2.65 |     | ns   |  |  |
| t <sub>ESBWP</sub>                                        | 1.18 |     | 1.48 |     | 1.76 |     | ns   |  |  |
| t <sub>ESBRP</sub>                                        | 0.95 |     | 1.17 |     | 1.41 |     | ns   |  |  |

| Symbol                | -1   |      | -2   |      | -3   |      | Unit |
|-----------------------|------|------|------|------|------|------|------|
|                       | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>INSU</sub>     | 2.24 |      | 2.35 |      | 2.47 |      | ns   |
| t <sub>INH</sub>      | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>outco</sub>    | 2.00 | 5.12 | 2.00 | 5.62 | 2.00 | 6.11 | ns   |
| t <sub>INSUPLL</sub>  | 2.13 |      | 2.07 |      | -    |      | ns   |
| t <sub>INHPLL</sub>   | 0.00 |      | 0.00 |      | -    |      | ns   |
| t <sub>OUTCOPLL</sub> | 0.50 | 3.01 | 0.50 | 3.36 | -    | -    | ns   |

Tables 97 through 102 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices.

| Table 97. EP2    | OK1000E f <sub>MAX</sub> | LE Timing Mi | icroparamete | rs       |                |      |      |  |
|------------------|--------------------------|--------------|--------------|----------|----------------|------|------|--|
| Symbol           | -1 Spee                  | d Grade      | -2 Spee      | ed Grade | -3 Speed Grade |      | Unit |  |
|                  | Min                      | Max          | Min          | Max      | Min            | Max  | 1    |  |
| t <sub>SU</sub>  | 0.25                     |              | 0.25         |          | 0.25           |      | ns   |  |
| t <sub>H</sub>   | 0.25                     |              | 0.25         |          | 0.25           |      | ns   |  |
| t <sub>CO</sub>  |                          | 0.28         |              | 0.32     |                | 0.33 | ns   |  |
| t <sub>LUT</sub> |                          | 0.80         |              | 0.95     |                | 1.13 | ns   |  |

| Symbol                    | -1 Speed Grade |      | -2 Spee | d Grade | -3 Spee | Unit |    |
|---------------------------|----------------|------|---------|---------|---------|------|----|
|                           | Min            | Max  | Min     | Max     | Min     | Max  |    |
| t <sub>INSUBIDIR</sub>    | 3.47           |      | 3.68    |         | 3.99    |      | ns |
| t <sub>INHBIDIR</sub>     | 0.00           |      | 0.00    |         | 0.00    |      | ns |
| toutcobidir               | 2.00           | 6.18 | 2.00    | 6.81    | 2.00    | 7.36 | ns |
| t <sub>XZBIDIR</sub>      |                | 6.91 |         | 7.62    |         | 8.38 | ns |
| t <sub>ZXBIDIR</sub>      |                | 6.91 |         | 7.62    |         | 8.38 | ns |
| t <sub>INSUBIDIRPLL</sub> | 3.05           |      | 3.26    |         |         |      | ns |
| t <sub>INHBIDIRPLL</sub>  | 0.00           |      | 0.00    |         |         |      | ns |
| toutcobidirpll            | 0.50           | 2.67 | 0.50    | 2.99    |         |      | ns |
| t <sub>XZBIDIRPLL</sub>   |                | 3.41 |         | 3.80    |         |      | ns |
| tzxbidirpll               |                | 3.41 |         | 3.80    |         |      | ns |

Tables 109 and 110 show selectable I/O standard input and output delays for APEX 20KE devices. If you select an I/O standard input or output delay other than LVCMOS, add or subtract the selected speed grade to or from the LVCMOS value.

| Table 109. Selectable I/O Standard Input Delays |                |       |                |       |                |       |      |  |  |
|-------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|--|--|
| Symbol                                          | -1 Speed Grade |       | -2 Speed Grade |       | -3 Speed Grade |       | Unit |  |  |
| 1                                               | Min            | Max   | Min            | Max   | Min            | Max   | Min  |  |  |
| LVCMOS                                          |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |
| LVTTL                                           |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |
| 2.5 V                                           |                | 0.00  |                | 0.04  |                | 0.05  | ns   |  |  |
| 1.8 V                                           |                | -0.11 |                | 0.03  |                | 0.04  | ns   |  |  |
| PCI                                             |                | 0.01  |                | 0.09  |                | 0.10  | ns   |  |  |
| GTL+                                            |                | -0.24 |                | -0.23 |                | -0.19 | ns   |  |  |
| SSTL-3 Class I                                  |                | -0.32 |                | -0.21 |                | -0.47 | ns   |  |  |
| SSTL-3 Class II                                 |                | -0.08 |                | 0.03  |                | -0.23 | ns   |  |  |
| SSTL-2 Class I                                  |                | -0.17 |                | -0.06 |                | -0.32 | ns   |  |  |
| SSTL-2 Class II                                 |                | -0.16 |                | -0.05 |                | -0.31 | ns   |  |  |
| LVDS                                            |                | -0.12 |                | -0.12 |                | -0.12 | ns   |  |  |
| CTT                                             |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |
| AGP                                             |                | 0.00  |                | 0.00  |                | 0.00  | ns   |  |  |

#### Version 4.1

APEX 20K Programmable Logic Device Family Data Sheet version 4.1 contains the following changes:

- t<sub>ESBWEH</sub> added to Figure 37 and Tables 35, 50, 56, 62, 68, 74, 86, 92, 97, and 104.
- Updated EP20K300E device internal and external timing numbers in Tables 79 through 84.