# E·XFL

## Intel - EP20K400BC652-2X Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 1664                                                        |
| Number of Logic Elements/Cells | 16640                                                       |
| Total RAM Bits                 | 212992                                                      |
| Number of I/O                  | 502                                                         |
| Number of Gates                | 1052000                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                             |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 652-BGA                                                     |
| Supplier Device Package        | 652-BGA (45x45)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k400bc652-2x |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Functional Description

APEX 20K devices incorporate LUT-based logic, product-term-based logic, and memory into one device. Signal interconnections within APEX 20K devices (as well as to and from device pins) are provided by the FastTrack<sup>®</sup> Interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KE devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards.

The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs ensures that the APEX 20K device can implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. The abundance of ESBs ensures that designers can create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20K device.



Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions.

Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs.

If both the rising and falling edges of a clock are used in a LAB, both LABwide clock signals are used.

The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack Interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit.



#### Figure 4. LAB Control Signal Generation

#### Notes to Figure 4:

- APEX 20KE devices have four dedicated clocks. (1)
- The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the (2) LAB.
- (3)The SYNCCLR signal can be generated by the local interconnect or global signals.

#### Figure 13. Product-Term Logic in ESB



### Note to Figure 13:

(1) APEX 20KE devices have four dedicated clocks.

#### Macrocells

APEX 20K macrocells can be configured individually for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register.

Combinatorial logic is implemented in the product terms. The productterm select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as parallel expanders to be used to increase the logic available to another macrocell. One product term can be inverted; the Quartus II software uses this feature to perform DeMorgan's inversion for more efficient implementation of wide OR functions. The Quartus II software Compiler can use a NOT-gate push-back technique to emulate an asynchronous preset. Figure 14 shows the APEX 20K macrocell.

| Table 18. I     | Table 18. APEX 20KE Clock Input & Output Parameters       (Part 2 of 2)       Note (1) |                    |                 |     |                 |     |       |  |  |  |
|-----------------|----------------------------------------------------------------------------------------|--------------------|-----------------|-----|-----------------|-----|-------|--|--|--|
| Symbol          | Parameter                                                                              | I/O Standard       | -1X Speed Grade |     | -2X Speed Grade |     | Units |  |  |  |
|                 |                                                                                        |                    | Min             | Max | Min             | Max |       |  |  |  |
| f <sub>IN</sub> | Input clock frequency                                                                  | 3.3-V LVTTL        | 1.5             | 290 | 1.5             | 257 | MHz   |  |  |  |
|                 |                                                                                        | 2.5-V LVTTL        | 1.5             | 281 | 1.5             | 250 | MHz   |  |  |  |
|                 |                                                                                        | 1.8-V LVTTL        | 1.5             | 272 | 1.5             | 243 | MHz   |  |  |  |
|                 |                                                                                        | GTL+               | 1.5             | 303 | 1.5             | 261 | MHz   |  |  |  |
|                 |                                                                                        | SSTL-2 Class<br>I  | 1.5             | 291 | 1.5             | 253 | MHz   |  |  |  |
|                 |                                                                                        | SSTL-2 Class<br>II | 1.5             | 291 | 1.5             | 253 | MHz   |  |  |  |
|                 |                                                                                        | SSTL-3 Class<br>I  | 1.5             | 300 | 1.5             | 260 | MHz   |  |  |  |
|                 |                                                                                        | SSTL-3 Class<br>II | 1.5             | 300 | 1.5             | 260 | MHz   |  |  |  |
|                 |                                                                                        | LVDS               | 1.5             | 420 | 1.5             | 350 | MHz   |  |  |  |

#### Notes to Tables 17 and 18:

 All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device.

- (2) The maximum lock time is 40 µs or 2000 input clock cycles, whichever occurs first.
- (3) Before configuration, the PLL circuits are disable and powered down. During configuration, the PLLs are still disabled. The PLLs begin to lock once the device is in the user mode. If the clock enable feature is used, lock begins once the CLKLK\_ENA pin goes high in user mode.
- (4) The PLL VCO operating range is 200 MHz ð f<sub>VCO</sub> ð 840 MHz for LVDS mode.

## SignalTap Embedded Logic Analyzer

APEX 20K devices include device enhancements to support the SignalTap embedded logic analyzer. By including this circuitry, the APEX 20K device provides the ability to monitor design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages such as FineLine BGA packages because adding a connection to a pin during the debugging process can be difficult after a board is designed and manufactured.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20K devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20K devices support the JTAG instructions shown in Table 19. Although EP20K1500E devices support the JTAG BYPASS and SignalTap instructions, they do not support boundary-scan testing or the use of the JTAG port for configuration.

| Table 19. APEX 20K J                                                                                                                                                        | Table 19. APEX 20K JTAG Instructions                                                                                                                                                                                                 |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| JTAG Instruction                                                                                                                                                            | Description                                                                                                                                                                                                                          |  |  |  |  |  |
| SAMPLE/PRELOAD                                                                                                                                                              | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |  |  |  |  |  |
| EXTEST Allows the external circuitry and board-level interconnections to be tested by forcing test pattern at the output pins and capturing test results at the input pins. |                                                                                                                                                                                                                                      |  |  |  |  |  |
| BYPASS (1)                                                                                                                                                                  | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |  |  |  |  |  |
| USERCODE                                                                                                                                                                    | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                                            |  |  |  |  |  |
| IDCODE                                                                                                                                                                      | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |  |  |  |  |  |
| ICR Instructions                                                                                                                                                            | Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster <sup>™</sup> or ByteBlasterMV <sup>™</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.                 |  |  |  |  |  |
| SignalTap Instructions (1)                                                                                                                                                  | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |  |  |  |  |  |

#### able 19 APFX 20K .ITAG Instruction

#### Note to Table 19:

(1) The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.

| Table 26. APEX 20K 5.0-V Tolerant Device Capacitance       Notes (2), (14) |                                          |                                     |     |     |      |  |  |
|----------------------------------------------------------------------------|------------------------------------------|-------------------------------------|-----|-----|------|--|--|
| Symbol                                                                     | Parameter                                | Conditions                          | Min | Мах | Unit |  |  |
| C <sub>IN</sub>                                                            | Input capacitance                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |
| C <sub>INCLK</sub>                                                         | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |
| C <sub>OUT</sub>                                                           | Output capacitance                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |

#### Notes to Tables 23 through 26:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- All APEX 20K devices are 5.0-V tolerant. (2)
- (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- Numbers in parentheses are for industrial-temperature-range devices. (4)
- Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically. (5)
- All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are (6) powered.
- (7)Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  or 3.3 V.
- These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on (8)page 62.
- (9) The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 33 on page 68.
- (10) The I<sub>OH</sub> parameter refers to high-level TTL, PCI or CMOS output current.
- (11) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (12) This value is specified for normal device operation. The value may vary during power-up.
- (13) Pin pull-up resistance values will be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (14) Capacitance is sample-tested only.

Tables 27 through 30 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KE devices.

| Symbol             | Parameter                  | Conditions                                        | Min  | Max | Unit |
|--------------------|----------------------------|---------------------------------------------------|------|-----|------|
| V <sub>CCINT</sub> | Supply voltage             | With respect to ground (2)                        | -0.5 | 2.5 | V    |
| V <sub>CCIO</sub>  |                            |                                                   | -0.5 | 4.6 | V    |
| VI                 | DC input voltage           |                                                   | -0.5 | 4.6 | V    |
| I <sub>OUT</sub>   | DC output current, per pin |                                                   | -25  | 25  | mA   |
| T <sub>STG</sub>   | Storage temperature        | No bias                                           | -65  | 150 | °C   |
| T <sub>AMB</sub>   | Ambient temperature        | Under bias                                        | -65  | 135 | °C   |
| ΤJ                 | Junction temperature       | PQFP, RQFP, TQFP, and BGA packages,<br>under bias |      | 135 | °C   |
|                    |                            | Ceramic PGA packages, under bias                  |      | 150 | °C   |

| Table 28. APEX 20KE Device Recommended Operating Conditions |                                                     |                    |                  |                   |      |  |  |
|-------------------------------------------------------------|-----------------------------------------------------|--------------------|------------------|-------------------|------|--|--|
| Symbol                                                      | Parameter                                           | Conditions         | Min              | Max               | Unit |  |  |
| V <sub>CCINT</sub>                                          | Supply voltage for internal logic and input buffers | (3), (4)           | 1.71 (1.71)      | 1.89 (1.89)       | V    |  |  |
| V <sub>CCIO</sub>                                           | Supply voltage for output buffers, 3.3-V operation  | (3), (4)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |  |  |
|                                                             | Supply voltage for output buffers, 2.5-V operation  | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |
|                                                             | Supply voltage for output buffers, 1.8-V operation  | (3), (4)           | 1.71 (1.71)      | 1.89 (1.89)       | V    |  |  |
| VI                                                          | Input voltage                                       | (5), (6)           | -0.5             | 4.0               | V    |  |  |
| Vo                                                          | Output voltage                                      |                    | 0                | V <sub>CCIO</sub> | V    |  |  |
| ТJ                                                          | Junction temperature                                | For commercial use | 0                | 85                | °C   |  |  |
|                                                             |                                                     | For industrial use | -40              | 100               | °C   |  |  |
| t <sub>R</sub>                                              | Input rise time                                     |                    |                  | 40                | ns   |  |  |
| t <sub>F</sub>                                              | Input fall time                                     |                    |                  | 40                | ns   |  |  |

| Symbol                 | Parameter                                                                 | Conditions                                                                           | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Тур | Max                                  | Unit |
|------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------|------|
| V <sub>IH</sub>        | High-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                     |                                                                                      | 1.7, 0.5 × V <sub>CCIO</sub><br>(10)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     | 4.1                                  | V    |
| V <sub>IL</sub>        | Low-level LVTTL, CMOS, or 3.3-V<br>PCI input voltage                      |                                                                                      | -0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     | 0.8, 0.3 × V <sub>CCIO</sub><br>(10) | V    |
| V <sub>OH</sub>        | 3.3-V high-level LVTTL output voltage                                     | I <sub>OH</sub> = -12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(11)</i>               | 2.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                      | ۷    |
|                        | 3.3-V high-level LVCMOS output voltage                                    | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(11)</i>              | V <sub>CCIO</sub> – 0.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |                                      | V    |
|                        | 3.3-V high-level PCI output voltage                                       | I <sub>OH</sub> = -0.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>( <i>11</i> ) | $0.9 	imes V_{CCIO}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |                                      | V    |
|                        | 2.5-V high-level output voltage                                           | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (11)                     | 2.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                      | V    |
|                        |                                                                           | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(11)</i>                | 2.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                      | ۷    |
|                        |                                                                           | I <sub>OH</sub> = -2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(11)</i>                | 1.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                                      | v    |
| vo<br>3.:<br>vo<br>3.: | 3.3-V low-level LVTTL output<br>voltage                                   | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(12)</i>                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     | 0.4                                  | V    |
|                        | 3.3-V low-level LVCMOS output voltage                                     | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V ( <i>12</i> )             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     | 0.2                                  | V    |
|                        | 3.3-V low-level PCI output voltage                                        | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>( <i>12</i> )  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     | $0.1 \times V_{CCIO}$                | V    |
|                        | 2.5-V low-level output voltage                                            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     | 0.2                                  | V    |
|                        |                                                                           | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     | 0.4                                  | V    |
|                        |                                                                           | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(12)</i>                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     | 0.7                                  | V    |
| l <sub>l</sub>         | Input pin leakage current                                                 | V <sub>I</sub> = 4.1 to -0.5 V (13)                                                  | -10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     | 10                                   | μA   |
| I <sub>OZ</sub>        | Tri-stated I/O pin leakage current                                        | V <sub>O</sub> = 4.1 to -0.5 V (13)                                                  | -10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     | 10                                   | μΑ   |
| I <sub>CC0</sub>       | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down mode) | V <sub>I</sub> = ground, no load, no<br>toggling inputs, -1 speed<br>grade           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10  |                                      | mA   |
|                        |                                                                           | V <sub>1</sub> = ground, no load, no<br>toggling inputs,<br>-2, -3 speed grades      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 5   |                                      | mA   |
| R <sub>CONF</sub>      | Value of I/O pin pull-up resistor                                         | V <sub>CCIO</sub> = 3.0 V (14)                                                       | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | 50                                   | kΩ   |
|                        | before and during configuration                                           | V <sub>CCIO</sub> = 2.375 V (14)                                                     | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | 80                                   | kΩ   |
|                        |                                                                           | V <sub>CCIO</sub> = 1.71 V (14)                                                      | $0.9 \times V_{CCIO}$ I         2.1       I         2.0       I         1.7       I         0.4       0.4         0.2       0.1 × V_{CCIO}         I       0.2         I       0.2         I       0.1 × V_{CCIO}         I       10         I       10         I       10         I       10         I       10         I       10         I       10 | 150 | kΩ                                   |      |

P

For DC Operating Specifications on APEX 20KE I/O standards, please refer to *Application Note 117 (Using Selectable I/O Standards in Altera Devices).* 

| Table 30. APEX 20KE Device Capacitance     Note (15) |                                             |                                     |  |    |    |  |  |
|------------------------------------------------------|---------------------------------------------|-------------------------------------|--|----|----|--|--|
| Symbol Parameter Conditions Min Max U                |                                             |                                     |  |    |    |  |  |
| C <sub>IN</sub>                                      | Input capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8  | pF |  |  |
| CINCLK                                               | Input capacitance on<br>dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 12 | pF |  |  |
| C <sub>OUT</sub>                                     | Output capacitance                          | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8  | pF |  |  |

#### Notes to Tables 27 through 30:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to the voltage shown in the following table based on input duty cycle for input currents less than 100 mA. The overshoot is dependent upon duty cycle of the signal. The DC case is equivalent to 100% duty cycle.

| Vin  | Max. Duty Cycle |
|------|-----------------|
| 4.0V | 100% (DC)       |
| 4.1  | 90%             |

- 4.2 50%
- 4.3 30%
- 4.4 17%
- 4.5 10%
- (6) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (7) Typical values are for  $T_A = 25^\circ$  C,  $V_{CCINT} = 1.8$  V, and  $V_{CCIO} = 1.8$  V, 2.5 V or 3.3 V.
- (8) These values are specified under the APEX 20KE device recommended operating conditions, shown in Table 24 on page 60.
- (9) Refer to Application Note 117 (Using Selectable I/O Standards in Altera Devices) for the V<sub>IH</sub>, V<sub>IL</sub>, V<sub>OH</sub>, V<sub>OL</sub>, and I<sub>I</sub> parameters when VCCIO = 1.8 V.
- (10) The APEX 20KE input buffers are compatible with 1.8-V, 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant. Input buffers also meet specifications for GTL+, CTT, AGP, SSTL-2, SSTL-3, and HSTL.
- (11) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (12) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (13) This value is specified for normal device operation. The value may vary during power-up.
- (14) Pin pull-up resistance values will be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (15) Capacitance is sample-tested only.

Figure 33 shows the relationship between  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  for 3.3-V PCI compliance on APEX 20K devices.



Figure 37. APEX 20KE f<sub>MAX</sub> Timing Model



#### Figure 40. Synchronous Bidirectional Pin External Timing

#### Notes to Figure 40:

- (1) The output enable and input registers are LE registers in the LAB adjacent to a bidirectional row pin. The output enable register is set with "Output Enable Routing= Signal-Pin" option in the Quartus II software.
- (2) The LAB adjacent input register is set with "Decrease Input Delay to Internal Cells= Off". This maintains a zero hold time for lab adjacent registers while giving a fast, position independent setup time. A faster setup time with zero hold time is possible by setting "Decrease Input Delay to Internal Cells= ON" and moving the input register farther away from the bidirectional pin. The exact position where zero hold occurs with the minimum setup time, varies with device density and speed grade.

Table 31 describes the  $f_{MAX}$  timing parameters shown in Figure 36 on page 68.

| Table 31. APEX 20K f <sub>MAX</sub> Timing Parameters       (Part 1 of 2) |                                                                |  |  |  |  |
|---------------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|
| Symbol                                                                    | Parameter                                                      |  |  |  |  |
| t <sub>SU</sub>                                                           | LE register setup time before clock                            |  |  |  |  |
| t <sub>H</sub>                                                            | LE register hold time after clock                              |  |  |  |  |
| t <sub>CO</sub>                                                           | LE register clock-to-output delay                              |  |  |  |  |
| t <sub>LUT</sub>                                                          | LUT delay for data-in                                          |  |  |  |  |
| t <sub>ESBRC</sub>                                                        | ESB Asynchronous read cycle time                               |  |  |  |  |
| t <sub>ESBWC</sub>                                                        | ESB Asynchronous write cycle time                              |  |  |  |  |
| t <sub>ESBWESU</sub>                                                      | ESB WE setup time before clock when using input register       |  |  |  |  |
| t <sub>ESBDATASU</sub>                                                    | ESB data setup time before clock when using input register     |  |  |  |  |
| t <sub>ESBDATAH</sub>                                                     | ESB data hold time after clock when using input register       |  |  |  |  |
| t <sub>ESBADDRSU</sub>                                                    | ESB address setup time before clock when using input registers |  |  |  |  |
| t <sub>ESBDATACO1</sub>                                                   | ESB clock-to-output delay when using output registers          |  |  |  |  |

| Symbol                  | -    | 1    | -2   |      | -3   |      | Unit |
|-------------------------|------|------|------|------|------|------|------|
|                         | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>ESBARC</sub>     |      | 1.83 |      | 2.57 |      | 3.79 | ns   |
| t <sub>ESBSRC</sub>     |      | 2.46 |      | 3.26 |      | 4.61 | ns   |
| t <sub>ESBAWC</sub>     |      | 3.50 |      | 4.90 |      | 7.23 | ns   |
| t <sub>ESBSWC</sub>     |      | 3.77 |      | 4.90 |      | 6.79 | ns   |
| t <sub>ESBWASU</sub>    | 1.59 |      | 2.23 |      | 3.29 |      | ns   |
| t <sub>ESBWAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBWDSU</sub>    | 1.75 |      | 2.46 |      | 3.62 |      | ns   |
| t <sub>ESBWDH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBRASU</sub>    | 1.76 |      | 2.47 |      | 3.64 |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBWESU</sub>    | 1.68 |      | 2.49 |      | 3.87 |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| t <sub>ESBDATASU</sub>  | 0.08 |      | 0.43 |      | 1.04 |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13 |      | 0.13 |      | 0.13 |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.29 |      | 0.72 |      | 1.46 |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.36 |      | 0.81 |      | 1.58 |      | ns   |
| t <sub>ESBDATACO1</sub> |      | 1.06 |      | 1.24 |      | 1.55 | ns   |
| t <sub>ESBDATACO2</sub> |      | 2.39 |      | 3.35 |      | 4.94 | ns   |
| t <sub>ESBDD</sub>      |      | 3.50 |      | 4.90 |      | 7.23 | ns   |
| t <sub>PD</sub>         |      | 1.72 |      | 2.41 |      | 3.56 | ns   |
| t <sub>PTERMSU</sub>    | 0.99 |      | 1.56 |      | 2.55 |      | ns   |
| t <sub>PTERMCO</sub>    |      | 1.07 |      | 1.26 |      | 1.08 | ns   |

| Table 57. EP20K60E f <sub>MAX</sub> Routing Delays |     |      |       |      |     |      |    |      |  |
|----------------------------------------------------|-----|------|-------|------|-----|------|----|------|--|
| Symbol                                             | -1  |      | -1 -2 |      | -2  | -:   | 3  | Unit |  |
|                                                    | Min | Max  | Min   | Max  | Min | Max  |    |      |  |
| t <sub>F1-4</sub>                                  |     | 0.24 |       | 0.26 |     | 0.30 | ns |      |  |
| t <sub>F5-20</sub>                                 |     | 1.45 |       | 1.58 |     | 1.79 | ns |      |  |
| t <sub>F20+</sub>                                  |     | 1.96 |       | 2.14 |     | 2.45 | ns |      |  |

| Table 58. EP2      | 20K60E Minimi | um Pulse Wi | ith Timing Pa | rameters |      |     |    |
|--------------------|---------------|-------------|---------------|----------|------|-----|----|
| Symbol             | -1            |             | -             | -2       |      | -3  |    |
|                    | Min           | Max         | Min           | Max      | Min  | Max |    |
| t <sub>CH</sub>    | 2.00          |             | 2.50          |          | 2.75 |     | ns |
| t <sub>CL</sub>    | 2.00          |             | 2.50          |          | 2.75 |     | ns |
| t <sub>CLRP</sub>  | 0.20          |             | 0.28          |          | 0.41 |     | ns |
| t <sub>PREP</sub>  | 0.20          |             | 0.28          |          | 0.41 |     | ns |
| t <sub>ESBCH</sub> | 2.00          |             | 2.50          |          | 2.75 |     | ns |
| t <sub>ESBCL</sub> | 2.00          |             | 2.50          |          | 2.75 |     | ns |
| t <sub>ESBWP</sub> | 1.29          |             | 1.80          |          | 2.66 |     | ns |
| t <sub>ESBRP</sub> | 1.04          |             | 1.45          |          | 2.14 |     | ns |

| Table 59. EP2        | OK60E Extern | al Timing Par | ameters |      |      |      |    |
|----------------------|--------------|---------------|---------|------|------|------|----|
| Symbol               | -1           |               | -       | -2   |      | -3   |    |
|                      | Min          | Max           | Min     | Max  | Min  | Max  |    |
| t <sub>INSU</sub>    | 2.03         |               | 2.12    |      | 2.23 |      | ns |
| t <sub>INH</sub>     | 0.00         |               | 0.00    |      | 0.00 |      | ns |
| t <sub>outco</sub>   | 2.00         | 4.84          | 2.00    | 5.31 | 2.00 | 5.81 | ns |
| t <sub>INSUPLL</sub> | 1.12         |               | 1.15    |      | -    |      | ns |
| t <sub>INHPLL</sub>  | 0.00         |               | 0.00    |      | -    |      | ns |
| toutcopll            | 0.50         | 3.37          | 0.50    | 3.69 | -    | -    | ns |

| Symbol                  | -     | 1    | -     | -2   |      | 3    | Unit |
|-------------------------|-------|------|-------|------|------|------|------|
|                         | Min   | Max  | Min   | Max  | Min  | Max  |      |
| t <sub>ESBARC</sub>     |       | 1.65 |       | 2.02 |      | 2.11 | ns   |
| t <sub>ESBSRC</sub>     |       | 2.21 |       | 2.70 |      | 3.11 | ns   |
| t <sub>ESBAWC</sub>     |       | 3.04 |       | 3.79 |      | 4.42 | ns   |
| t <sub>ESBSWC</sub>     |       | 2.81 |       | 3.56 |      | 4.10 | ns   |
| t <sub>ESBWASU</sub>    | 0.54  |      | 0.66  |      | 0.73 |      | ns   |
| t <sub>ESBWAH</sub>     | 0.36  |      | 0.45  |      | 0.47 |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.68  |      | 0.81  |      | 0.94 |      | ns   |
| t <sub>ESBWDH</sub>     | 0.36  |      | 0.45  |      | 0.47 |      | ns   |
| t <sub>ESBRASU</sub>    | 1.58  |      | 1.87  |      | 2.06 |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00  |      | 0.00  |      | 0.01 |      | ns   |
| t <sub>ESBWESU</sub>    | 1.41  |      | 1.71  |      | 2.00 |      | ns   |
| t <sub>ESBWEH</sub>     | 0.00  |      | 0.00  |      | 0.00 |      | ns   |
| t <sub>ESBDATASU</sub>  | -0.02 |      | -0.03 |      | 0.09 |      | ns   |
| t <sub>ESBDATAH</sub>   | 0.13  |      | 0.13  |      | 0.13 |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.14  |      | 0.17  |      | 0.35 |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.21  |      | 0.27  |      | 0.43 |      | ns   |
| t <sub>ESBDATACO1</sub> |       | 1.04 |       | 1.30 |      | 1.46 | ns   |
| t <sub>ESBDATACO2</sub> |       | 2.15 |       | 2.70 |      | 3.16 | ns   |
| t <sub>ESBDD</sub>      |       | 2.69 |       | 3.35 |      | 3.97 | ns   |
| t <sub>PD</sub>         |       | 1.55 |       | 1.93 |      | 2.29 | ns   |
| t <sub>PTERMSU</sub>    | 1.01  |      | 1.23  |      | 1.52 |      | ns   |
| t <sub>PTERMCO</sub>    |       | 1.06 |       | 1.32 |      | 1.04 | ns   |

| Symbol             | -1   |     | -2   |     | -3   |     | Unit |
|--------------------|------|-----|------|-----|------|-----|------|
|                    | Min  | Max | Min  | Max | Min  | Max |      |
| t <sub>CH</sub>    | 1.25 |     | 1.43 |     | 1.67 |     | ns   |
| t <sub>CL</sub>    | 1.25 |     | 1.43 |     | 1.67 |     | ns   |
| t <sub>CLRP</sub>  | 0.19 |     | 0.26 |     | 0.35 |     | ns   |
| t <sub>PREP</sub>  | 0.19 |     | 0.26 |     | 0.35 |     | ns   |
| t <sub>ESBCH</sub> | 1.25 |     | 1.43 |     | 1.67 |     | ns   |
| t <sub>ESBCL</sub> | 1.25 |     | 1.43 |     | 1.67 |     | ns   |
| t <sub>ESBWP</sub> | 1.25 |     | 1.71 |     | 2.28 |     | ns   |
| t <sub>ESBRP</sub> | 1.01 |     | 1.38 |     | 1.84 |     | ns   |

| Symbol                | -1   |      | -2   |      | -3   |      | Unit |
|-----------------------|------|------|------|------|------|------|------|
|                       | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>INSU</sub>     | 2.31 |      | 2.44 |      | 2.57 |      | ns   |
| t <sub>INH</sub>      | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| tоитсо                | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns   |
| t <sub>insupll</sub>  | 1.76 |      | 1.85 |      | -    |      | ns   |
| t <sub>INHPLL</sub>   | 0.00 |      | 0.00 |      | -    |      | ns   |
| <sup>t</sup> outcopll | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns   |

| Symbol                    | -1   |      | -2   |      | -3   |      | Unit |
|---------------------------|------|------|------|------|------|------|------|
|                           | Min  | Max  | Min  | Max  | Min  | Max  |      |
| t <sub>insubidir</sub>    | 2.77 |      | 2.85 |      | 3.11 |      | ns   |
| t <sub>inhbidir</sub>     | 0.00 |      | 0.00 |      | 0.00 |      | ns   |
| toutcobidir               | 2.00 | 5.29 | 2.00 | 5.82 | 2.00 | 6.24 | ns   |
| t <sub>XZBIDIR</sub>      |      | 7.59 |      | 8.30 |      | 9.09 | ns   |
| t <sub>ZXBIDIR</sub>      |      | 7.59 |      | 8.30 |      | 9.09 | ns   |
| t <sub>insubidirpll</sub> | 2.50 |      | 2.76 |      | -    |      | ns   |
| t <sub>inhbidirpll</sub>  | 0.00 |      | 0.00 |      | -    |      | ns   |
| toutcobidirpll            | 0.50 | 2.65 | 0.50 | 2.95 | -    | -    | ns   |
| t <sub>XZBIDIRPLL</sub>   |      | 5.00 |      | 5.43 |      | -    | ns   |
| t <sub>ZXBIDIRPLL</sub>   |      | 5.00 |      | 5.43 |      | -    | ns   |

Tables 85 through 90 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K400E APEX 20KE devices.

| Table 85. EP20K400E f <sub>MAX</sub> LE Timing Microparameters |         |          |        |          |         |      |    |  |  |  |  |
|----------------------------------------------------------------|---------|----------|--------|----------|---------|------|----|--|--|--|--|
| Symbol                                                         | -1 Spee | ed Grade | -2 Spe | ed Grade | -3 Spee | Unit |    |  |  |  |  |
|                                                                | Min     | Max      | Min    | Max      | Min     | Max  | ]  |  |  |  |  |
| t <sub>SU</sub>                                                | 0.23    |          | 0.23   |          | 0.23    |      | ns |  |  |  |  |
| t <sub>H</sub>                                                 | 0.23    |          | 0.23   |          | 0.23    |      | ns |  |  |  |  |
| t <sub>CO</sub>                                                |         | 0.25     |        | 0.29     |         | 0.32 | ns |  |  |  |  |
| t <sub>LUT</sub>                                               |         | 0.70     |        | 0.83     |         | 1.01 | ns |  |  |  |  |

Tables 97 through 102 describe  $f_{MAX}$  LE Timing Microparameters,  $f_{MAX}$  ESB Timing Microparameters,  $f_{MAX}$  Routing Delays, Minimum Pulse Width Timing Parameters, External Timing Parameters, and External Bidirectional Timing Parameters for EP20K1000E APEX 20KE devices.

| Table 97. EP20K1000E f <sub>MAX</sub> LE Timing Microparameters |         |         |         |          |         |      |    |  |  |  |  |
|-----------------------------------------------------------------|---------|---------|---------|----------|---------|------|----|--|--|--|--|
| Symbol                                                          | -1 Spee | d Grade | -2 Spec | ed Grade | -3 Spee | Unit |    |  |  |  |  |
|                                                                 | Min     | Мах     | Min     | Max      | Min     | Max  |    |  |  |  |  |
| t <sub>SU</sub>                                                 | 0.25    |         | 0.25    |          | 0.25    |      | ns |  |  |  |  |
| t <sub>H</sub>                                                  | 0.25    |         | 0.25    |          | 0.25    |      | ns |  |  |  |  |
| t <sub>CO</sub>                                                 |         | 0.28    |         | 0.32     |         | 0.33 | ns |  |  |  |  |
| t <sub>LUT</sub>                                                |         | 0.80    |         | 0.95     |         | 1.13 | ns |  |  |  |  |

| Symbol                  | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | d Grade | Unit |
|-------------------------|---------|---------|---------|----------|---------|---------|------|
|                         | Min     | Max     | Min     | Max      | Min     | Max     |      |
| t <sub>ESBARC</sub>     |         | 1.78    |         | 2.02     |         | 1.95    | ns   |
| t <sub>ESBSRC</sub>     |         | 2.52    |         | 2.91     |         | 3.14    | ns   |
| t <sub>ESBAWC</sub>     |         | 3.52    |         | 4.11     |         | 4.40    | ns   |
| t <sub>ESBSWC</sub>     |         | 3.23    |         | 3.84     |         | 4.16    | ns   |
| t <sub>ESBWASU</sub>    | 0.62    |         | 0.67    |          | 0.61    |         | ns   |
| t <sub>ESBWAH</sub>     | 0.41    |         | 0.55    |          | 0.55    |         | ns   |
| t <sub>ESBWDSU</sub>    | 0.77    |         | 0.79    |          | 0.81    |         | ns   |
| t <sub>ESBWDH</sub>     | 0.41    |         | 0.55    |          | 0.55    |         | ns   |
| t <sub>ESBRASU</sub>    | 1.74    |         | 1.92    |          | 1.85    |         | ns   |
| t <sub>ESBRAH</sub>     | 0.00    |         | 0.01    |          | 0.23    |         | ns   |
| t <sub>ESBWESU</sub>    | 2.07    |         | 2.28    |          | 2.41    |         | ns   |
| t <sub>ESBWEH</sub>     | 0.00    |         | 0.00    |          | 0.00    |         | ns   |
| t <sub>ESBDATASU</sub>  | 0.25    |         | 0.27    |          | 0.29    |         | ns   |
| t <sub>ESBDATAH</sub>   | 0.13    |         | 0.13    |          | 0.13    |         | ns   |
| t <sub>ESBWADDRSU</sub> | 0.11    |         | 0.04    |          | 0.11    |         | ns   |
| t <sub>ESBRADDRSU</sub> | 0.14    |         | 0.11    |          | 0.16    |         | ns   |
| t <sub>ESBDATACO1</sub> |         | 1.29    |         | 1.50     |         | 1.63    | ns   |
| t <sub>ESBDATACO2</sub> |         | 2.55    |         | 2.99     |         | 3.22    | ns   |
| t <sub>ESBDD</sub>      |         | 3.12    |         | 3.57     |         | 3.85    | ns   |
| t <sub>PD</sub>         |         | 1.84    |         | 2.13     |         | 2.32    | ns   |
| t <sub>PTERMSU</sub>    | 1.08    |         | 1.19    |          | 1.32    |         | ns   |
| t <sub>PTERMCO</sub>    |         | 1.31    |         | 1.53     |         | 1.66    | ns   |

Г

٦

| Symbol             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|--------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                    | Min            | Max | Min            | Max | Min            | Мах |      |
| t <sub>CH</sub>    | 1.25           |     | 1.43           |     | 1.67           |     | ns   |
| t <sub>CL</sub>    | 1.25           |     | 1.43           |     | 1.67           |     | ns   |
| t <sub>CLRP</sub>  | 0.20           |     | 0.20           |     | 0.20           |     | ns   |
| t <sub>PREP</sub>  | 0.20           |     | 0.20           |     | 0.20           |     | ns   |
| t <sub>ESBCH</sub> | 1.25           |     | 1.43           |     | 1.67           |     | ns   |
| t <sub>ESBCL</sub> | 1.25           |     | 1.43           |     | 1.67           |     | ns   |
| t <sub>ESBWP</sub> | 1.28           |     | 1.51           |     | 1.65           |     | ns   |
| t <sub>ESBRP</sub> | 1.11           |     | 1.29           |     | 1.41           |     | ns   |

| Table 107. EP20K1500E External Timing Parameters |                |      |         |                |      |                |    |  |  |  |  |
|--------------------------------------------------|----------------|------|---------|----------------|------|----------------|----|--|--|--|--|
| Symbol                                           | -1 Speed Grade |      | -2 Spee | -2 Speed Grade |      | -3 Speed Grade |    |  |  |  |  |
|                                                  | Min            | Max  | Min     | Max            | Min  | Max            |    |  |  |  |  |
| tINSU                                            | 3.09           |      | 3.30    |                | 3.58 |                | ns |  |  |  |  |
| t <sub>INH</sub>                                 | 0.00           |      | 0.00    |                | 0.00 |                | ns |  |  |  |  |
| t <sub>outco</sub>                               | 2.00           | 6.18 | 2.00    | 6.81           | 2.00 | 7.36           | ns |  |  |  |  |
| t <sub>INSUPLL</sub>                             | 1.94           |      | 2.08    |                | -    |                | ns |  |  |  |  |
| t <sub>INHPLL</sub>                              | 0.00           |      | 0.00    |                | -    |                | ns |  |  |  |  |
| toutcopll                                        | 0.50           | 2.67 | 0.50    | 2.99           | -    | -              | ns |  |  |  |  |



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2004 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation